r8169: wake up the PHY of the 8168
[safe/jmp/linux-2.6] / drivers / net / r8169.c
1 /*
2  * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3  *
4  * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5  * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6  * Copyright (c) a lot of people too. Please respect their work.
7  *
8  * See MAINTAINERS file for support contact information.
9  */
10
11 #include <linux/module.h>
12 #include <linux/moduleparam.h>
13 #include <linux/pci.h>
14 #include <linux/netdevice.h>
15 #include <linux/etherdevice.h>
16 #include <linux/delay.h>
17 #include <linux/ethtool.h>
18 #include <linux/mii.h>
19 #include <linux/if_vlan.h>
20 #include <linux/crc32.h>
21 #include <linux/in.h>
22 #include <linux/ip.h>
23 #include <linux/tcp.h>
24 #include <linux/init.h>
25 #include <linux/dma-mapping.h>
26
27 #include <asm/system.h>
28 #include <asm/io.h>
29 #include <asm/irq.h>
30
31 #define RTL8169_VERSION "2.3LK-NAPI"
32 #define MODULENAME "r8169"
33 #define PFX MODULENAME ": "
34
35 #ifdef RTL8169_DEBUG
36 #define assert(expr) \
37         if (!(expr)) {                                  \
38                 printk( "Assertion failed! %s,%s,%s,line=%d\n", \
39                 #expr,__FILE__,__func__,__LINE__);              \
40         }
41 #define dprintk(fmt, args...) \
42         do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
43 #else
44 #define assert(expr) do {} while (0)
45 #define dprintk(fmt, args...)   do {} while (0)
46 #endif /* RTL8169_DEBUG */
47
48 #define R8169_MSG_DEFAULT \
49         (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
50
51 #define TX_BUFFS_AVAIL(tp) \
52         (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
53
54 /* Maximum events (Rx packets, etc.) to handle at each interrupt. */
55 static const int max_interrupt_work = 20;
56
57 /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
58    The RTL chips use a 64 element hash table based on the Ethernet CRC. */
59 static const int multicast_filter_limit = 32;
60
61 /* MAC address length */
62 #define MAC_ADDR_LEN    6
63
64 #define MAX_READ_REQUEST_SHIFT  12
65 #define RX_FIFO_THRESH  7       /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
66 #define RX_DMA_BURST    6       /* Maximum PCI burst, '6' is 1024 */
67 #define TX_DMA_BURST    6       /* Maximum PCI burst, '6' is 1024 */
68 #define EarlyTxThld     0x3F    /* 0x3F means NO early transmit */
69 #define RxPacketMaxSize 0x3FE8  /* 16K - 1 - ETH_HLEN - VLAN - CRC... */
70 #define SafeMtu         0x1c20  /* ... actually life sucks beyond ~7k */
71 #define InterFrameGap   0x03    /* 3 means InterFrameGap = the shortest one */
72
73 #define R8169_REGS_SIZE         256
74 #define R8169_NAPI_WEIGHT       64
75 #define NUM_TX_DESC     64      /* Number of Tx descriptor registers */
76 #define NUM_RX_DESC     256     /* Number of Rx descriptor registers */
77 #define RX_BUF_SIZE     1536    /* Rx Buffer size */
78 #define R8169_TX_RING_BYTES     (NUM_TX_DESC * sizeof(struct TxDesc))
79 #define R8169_RX_RING_BYTES     (NUM_RX_DESC * sizeof(struct RxDesc))
80
81 #define RTL8169_TX_TIMEOUT      (6*HZ)
82 #define RTL8169_PHY_TIMEOUT     (10*HZ)
83
84 /* write/read MMIO register */
85 #define RTL_W8(reg, val8)       writeb ((val8), ioaddr + (reg))
86 #define RTL_W16(reg, val16)     writew ((val16), ioaddr + (reg))
87 #define RTL_W32(reg, val32)     writel ((val32), ioaddr + (reg))
88 #define RTL_R8(reg)             readb (ioaddr + (reg))
89 #define RTL_R16(reg)            readw (ioaddr + (reg))
90 #define RTL_R32(reg)            ((unsigned long) readl (ioaddr + (reg)))
91
92 enum mac_version {
93         RTL_GIGA_MAC_VER_01 = 0x01, // 8169
94         RTL_GIGA_MAC_VER_02 = 0x02, // 8169S
95         RTL_GIGA_MAC_VER_03 = 0x03, // 8110S
96         RTL_GIGA_MAC_VER_04 = 0x04, // 8169SB
97         RTL_GIGA_MAC_VER_05 = 0x05, // 8110SCd
98         RTL_GIGA_MAC_VER_06 = 0x06, // 8110SCe
99         RTL_GIGA_MAC_VER_07 = 0x07, // 8102e
100         RTL_GIGA_MAC_VER_08 = 0x08, // 8102e
101         RTL_GIGA_MAC_VER_09 = 0x09, // 8102e
102         RTL_GIGA_MAC_VER_10 = 0x0a, // 8101e
103         RTL_GIGA_MAC_VER_11 = 0x0b, // 8168Bb
104         RTL_GIGA_MAC_VER_12 = 0x0c, // 8168Be
105         RTL_GIGA_MAC_VER_13 = 0x0d, // 8101Eb
106         RTL_GIGA_MAC_VER_14 = 0x0e, // 8101 ?
107         RTL_GIGA_MAC_VER_15 = 0x0f, // 8101 ?
108         RTL_GIGA_MAC_VER_16 = 0x11, // 8101Ec
109         RTL_GIGA_MAC_VER_17 = 0x10, // 8168Bf
110         RTL_GIGA_MAC_VER_18 = 0x12, // 8168CP
111         RTL_GIGA_MAC_VER_19 = 0x13, // 8168C
112         RTL_GIGA_MAC_VER_20 = 0x14  // 8168C
113 };
114
115 #define _R(NAME,MAC,MASK) \
116         { .name = NAME, .mac_version = MAC, .RxConfigMask = MASK }
117
118 static const struct {
119         const char *name;
120         u8 mac_version;
121         u32 RxConfigMask;       /* Clears the bits supported by this chip */
122 } rtl_chip_info[] = {
123         _R("RTL8169",           RTL_GIGA_MAC_VER_01, 0xff7e1880), // 8169
124         _R("RTL8169s",          RTL_GIGA_MAC_VER_02, 0xff7e1880), // 8169S
125         _R("RTL8110s",          RTL_GIGA_MAC_VER_03, 0xff7e1880), // 8110S
126         _R("RTL8169sb/8110sb",  RTL_GIGA_MAC_VER_04, 0xff7e1880), // 8169SB
127         _R("RTL8169sc/8110sc",  RTL_GIGA_MAC_VER_05, 0xff7e1880), // 8110SCd
128         _R("RTL8169sc/8110sc",  RTL_GIGA_MAC_VER_06, 0xff7e1880), // 8110SCe
129         _R("RTL8102e",          RTL_GIGA_MAC_VER_07, 0xff7e1880), // PCI-E
130         _R("RTL8102e",          RTL_GIGA_MAC_VER_08, 0xff7e1880), // PCI-E
131         _R("RTL8102e",          RTL_GIGA_MAC_VER_09, 0xff7e1880), // PCI-E
132         _R("RTL8101e",          RTL_GIGA_MAC_VER_10, 0xff7e1880), // PCI-E
133         _R("RTL8168b/8111b",    RTL_GIGA_MAC_VER_11, 0xff7e1880), // PCI-E
134         _R("RTL8168b/8111b",    RTL_GIGA_MAC_VER_12, 0xff7e1880), // PCI-E
135         _R("RTL8101e",          RTL_GIGA_MAC_VER_13, 0xff7e1880), // PCI-E 8139
136         _R("RTL8100e",          RTL_GIGA_MAC_VER_14, 0xff7e1880), // PCI-E 8139
137         _R("RTL8100e",          RTL_GIGA_MAC_VER_15, 0xff7e1880), // PCI-E 8139
138         _R("RTL8168b/8111b",    RTL_GIGA_MAC_VER_17, 0xff7e1880), // PCI-E
139         _R("RTL8101e",          RTL_GIGA_MAC_VER_16, 0xff7e1880), // PCI-E
140         _R("RTL8168cp/8111cp",  RTL_GIGA_MAC_VER_18, 0xff7e1880), // PCI-E
141         _R("RTL8168c/8111c",    RTL_GIGA_MAC_VER_19, 0xff7e1880), // PCI-E
142         _R("RTL8168c/8111c",    RTL_GIGA_MAC_VER_20, 0xff7e1880)  // PCI-E
143 };
144 #undef _R
145
146 enum cfg_version {
147         RTL_CFG_0 = 0x00,
148         RTL_CFG_1,
149         RTL_CFG_2
150 };
151
152 static void rtl_hw_start_8169(struct net_device *);
153 static void rtl_hw_start_8168(struct net_device *);
154 static void rtl_hw_start_8101(struct net_device *);
155
156 static struct pci_device_id rtl8169_pci_tbl[] = {
157         { PCI_DEVICE(PCI_VENDOR_ID_REALTEK,     0x8129), 0, 0, RTL_CFG_0 },
158         { PCI_DEVICE(PCI_VENDOR_ID_REALTEK,     0x8136), 0, 0, RTL_CFG_2 },
159         { PCI_DEVICE(PCI_VENDOR_ID_REALTEK,     0x8167), 0, 0, RTL_CFG_0 },
160         { PCI_DEVICE(PCI_VENDOR_ID_REALTEK,     0x8168), 0, 0, RTL_CFG_1 },
161         { PCI_DEVICE(PCI_VENDOR_ID_REALTEK,     0x8169), 0, 0, RTL_CFG_0 },
162         { PCI_DEVICE(PCI_VENDOR_ID_DLINK,       0x4300), 0, 0, RTL_CFG_0 },
163         { PCI_DEVICE(PCI_VENDOR_ID_AT,          0xc107), 0, 0, RTL_CFG_0 },
164         { PCI_DEVICE(0x16ec,                    0x0116), 0, 0, RTL_CFG_0 },
165         { PCI_VENDOR_ID_LINKSYS,                0x1032,
166                 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
167         { 0x0001,                               0x8168,
168                 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
169         {0,},
170 };
171
172 MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
173
174 static int rx_copybreak = 200;
175 static int use_dac;
176 static struct {
177         u32 msg_enable;
178 } debug = { -1 };
179
180 enum rtl_registers {
181         MAC0            = 0,    /* Ethernet hardware address. */
182         MAC4            = 4,
183         MAR0            = 8,    /* Multicast filter. */
184         CounterAddrLow          = 0x10,
185         CounterAddrHigh         = 0x14,
186         TxDescStartAddrLow      = 0x20,
187         TxDescStartAddrHigh     = 0x24,
188         TxHDescStartAddrLow     = 0x28,
189         TxHDescStartAddrHigh    = 0x2c,
190         FLASH           = 0x30,
191         ERSR            = 0x36,
192         ChipCmd         = 0x37,
193         TxPoll          = 0x38,
194         IntrMask        = 0x3c,
195         IntrStatus      = 0x3e,
196         TxConfig        = 0x40,
197         RxConfig        = 0x44,
198         RxMissed        = 0x4c,
199         Cfg9346         = 0x50,
200         Config0         = 0x51,
201         Config1         = 0x52,
202         Config2         = 0x53,
203         Config3         = 0x54,
204         Config4         = 0x55,
205         Config5         = 0x56,
206         MultiIntr       = 0x5c,
207         PHYAR           = 0x60,
208         PHYstatus       = 0x6c,
209         RxMaxSize       = 0xda,
210         CPlusCmd        = 0xe0,
211         IntrMitigate    = 0xe2,
212         RxDescAddrLow   = 0xe4,
213         RxDescAddrHigh  = 0xe8,
214         EarlyTxThres    = 0xec,
215         FuncEvent       = 0xf0,
216         FuncEventMask   = 0xf4,
217         FuncPresetState = 0xf8,
218         FuncForceEvent  = 0xfc,
219 };
220
221 enum rtl8110_registers {
222         TBICSR                  = 0x64,
223         TBI_ANAR                = 0x68,
224         TBI_LPAR                = 0x6a,
225 };
226
227 enum rtl8168_8101_registers {
228         CSIDR                   = 0x64,
229         CSIAR                   = 0x68,
230 #define CSIAR_FLAG                      0x80000000
231 #define CSIAR_WRITE_CMD                 0x80000000
232 #define CSIAR_BYTE_ENABLE               0x0f
233 #define CSIAR_BYTE_ENABLE_SHIFT         12
234 #define CSIAR_ADDR_MASK                 0x0fff
235
236         EPHYAR                  = 0x80,
237 #define EPHYAR_FLAG                     0x80000000
238 #define EPHYAR_WRITE_CMD                0x80000000
239 #define EPHYAR_REG_MASK                 0x1f
240 #define EPHYAR_REG_SHIFT                16
241 #define EPHYAR_DATA_MASK                0xffff
242         DBG_REG                 = 0xd1,
243 #define FIX_NAK_1                       (1 << 4)
244 #define FIX_NAK_2                       (1 << 3)
245 };
246
247 enum rtl_register_content {
248         /* InterruptStatusBits */
249         SYSErr          = 0x8000,
250         PCSTimeout      = 0x4000,
251         SWInt           = 0x0100,
252         TxDescUnavail   = 0x0080,
253         RxFIFOOver      = 0x0040,
254         LinkChg         = 0x0020,
255         RxOverflow      = 0x0010,
256         TxErr           = 0x0008,
257         TxOK            = 0x0004,
258         RxErr           = 0x0002,
259         RxOK            = 0x0001,
260
261         /* RxStatusDesc */
262         RxFOVF  = (1 << 23),
263         RxRWT   = (1 << 22),
264         RxRES   = (1 << 21),
265         RxRUNT  = (1 << 20),
266         RxCRC   = (1 << 19),
267
268         /* ChipCmdBits */
269         CmdReset        = 0x10,
270         CmdRxEnb        = 0x08,
271         CmdTxEnb        = 0x04,
272         RxBufEmpty      = 0x01,
273
274         /* TXPoll register p.5 */
275         HPQ             = 0x80,         /* Poll cmd on the high prio queue */
276         NPQ             = 0x40,         /* Poll cmd on the low prio queue */
277         FSWInt          = 0x01,         /* Forced software interrupt */
278
279         /* Cfg9346Bits */
280         Cfg9346_Lock    = 0x00,
281         Cfg9346_Unlock  = 0xc0,
282
283         /* rx_mode_bits */
284         AcceptErr       = 0x20,
285         AcceptRunt      = 0x10,
286         AcceptBroadcast = 0x08,
287         AcceptMulticast = 0x04,
288         AcceptMyPhys    = 0x02,
289         AcceptAllPhys   = 0x01,
290
291         /* RxConfigBits */
292         RxCfgFIFOShift  = 13,
293         RxCfgDMAShift   =  8,
294
295         /* TxConfigBits */
296         TxInterFrameGapShift = 24,
297         TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
298
299         /* Config1 register p.24 */
300         LEDS1           = (1 << 7),
301         LEDS0           = (1 << 6),
302         MSIEnable       = (1 << 5),     /* Enable Message Signaled Interrupt */
303         Speed_down      = (1 << 4),
304         MEMMAP          = (1 << 3),
305         IOMAP           = (1 << 2),
306         VPD             = (1 << 1),
307         PMEnable        = (1 << 0),     /* Power Management Enable */
308
309         /* Config2 register p. 25 */
310         PCI_Clock_66MHz = 0x01,
311         PCI_Clock_33MHz = 0x00,
312
313         /* Config3 register p.25 */
314         MagicPacket     = (1 << 5),     /* Wake up when receives a Magic Packet */
315         LinkUp          = (1 << 4),     /* Wake up when the cable connection is re-established */
316         Beacon_en       = (1 << 0),     /* 8168 only. Reserved in the 8168b */
317
318         /* Config5 register p.27 */
319         BWF             = (1 << 6),     /* Accept Broadcast wakeup frame */
320         MWF             = (1 << 5),     /* Accept Multicast wakeup frame */
321         UWF             = (1 << 4),     /* Accept Unicast wakeup frame */
322         LanWake         = (1 << 1),     /* LanWake enable/disable */
323         PMEStatus       = (1 << 0),     /* PME status can be reset by PCI RST# */
324
325         /* TBICSR p.28 */
326         TBIReset        = 0x80000000,
327         TBILoopback     = 0x40000000,
328         TBINwEnable     = 0x20000000,
329         TBINwRestart    = 0x10000000,
330         TBILinkOk       = 0x02000000,
331         TBINwComplete   = 0x01000000,
332
333         /* CPlusCmd p.31 */
334         EnableBist      = (1 << 15),    // 8168 8101
335         Mac_dbgo_oe     = (1 << 14),    // 8168 8101
336         Normal_mode     = (1 << 13),    // unused
337         Force_half_dup  = (1 << 12),    // 8168 8101
338         Force_rxflow_en = (1 << 11),    // 8168 8101
339         Force_txflow_en = (1 << 10),    // 8168 8101
340         Cxpl_dbg_sel    = (1 << 9),     // 8168 8101
341         ASF             = (1 << 8),     // 8168 8101
342         PktCntrDisable  = (1 << 7),     // 8168 8101
343         Mac_dbgo_sel    = 0x001c,       // 8168
344         RxVlan          = (1 << 6),
345         RxChkSum        = (1 << 5),
346         PCIDAC          = (1 << 4),
347         PCIMulRW        = (1 << 3),
348         INTT_0          = 0x0000,       // 8168
349         INTT_1          = 0x0001,       // 8168
350         INTT_2          = 0x0002,       // 8168
351         INTT_3          = 0x0003,       // 8168
352
353         /* rtl8169_PHYstatus */
354         TBI_Enable      = 0x80,
355         TxFlowCtrl      = 0x40,
356         RxFlowCtrl      = 0x20,
357         _1000bpsF       = 0x10,
358         _100bps         = 0x08,
359         _10bps          = 0x04,
360         LinkStatus      = 0x02,
361         FullDup         = 0x01,
362
363         /* _TBICSRBit */
364         TBILinkOK       = 0x02000000,
365
366         /* DumpCounterCommand */
367         CounterDump     = 0x8,
368 };
369
370 enum desc_status_bit {
371         DescOwn         = (1 << 31), /* Descriptor is owned by NIC */
372         RingEnd         = (1 << 30), /* End of descriptor ring */
373         FirstFrag       = (1 << 29), /* First segment of a packet */
374         LastFrag        = (1 << 28), /* Final segment of a packet */
375
376         /* Tx private */
377         LargeSend       = (1 << 27), /* TCP Large Send Offload (TSO) */
378         MSSShift        = 16,        /* MSS value position */
379         MSSMask         = 0xfff,     /* MSS value + LargeSend bit: 12 bits */
380         IPCS            = (1 << 18), /* Calculate IP checksum */
381         UDPCS           = (1 << 17), /* Calculate UDP/IP checksum */
382         TCPCS           = (1 << 16), /* Calculate TCP/IP checksum */
383         TxVlanTag       = (1 << 17), /* Add VLAN tag */
384
385         /* Rx private */
386         PID1            = (1 << 18), /* Protocol ID bit 1/2 */
387         PID0            = (1 << 17), /* Protocol ID bit 2/2 */
388
389 #define RxProtoUDP      (PID1)
390 #define RxProtoTCP      (PID0)
391 #define RxProtoIP       (PID1 | PID0)
392 #define RxProtoMask     RxProtoIP
393
394         IPFail          = (1 << 16), /* IP checksum failed */
395         UDPFail         = (1 << 15), /* UDP/IP checksum failed */
396         TCPFail         = (1 << 14), /* TCP/IP checksum failed */
397         RxVlanTag       = (1 << 16), /* VLAN tag available */
398 };
399
400 #define RsvdMask        0x3fffc000
401
402 struct TxDesc {
403         __le32 opts1;
404         __le32 opts2;
405         __le64 addr;
406 };
407
408 struct RxDesc {
409         __le32 opts1;
410         __le32 opts2;
411         __le64 addr;
412 };
413
414 struct ring_info {
415         struct sk_buff  *skb;
416         u32             len;
417         u8              __pad[sizeof(void *) - sizeof(u32)];
418 };
419
420 enum features {
421         RTL_FEATURE_WOL         = (1 << 0),
422         RTL_FEATURE_MSI         = (1 << 1),
423         RTL_FEATURE_GMII        = (1 << 2),
424 };
425
426 struct rtl8169_private {
427         void __iomem *mmio_addr;        /* memory map physical address */
428         struct pci_dev *pci_dev;        /* Index of PCI device */
429         struct net_device *dev;
430         struct napi_struct napi;
431         spinlock_t lock;                /* spin lock flag */
432         u32 msg_enable;
433         int chipset;
434         int mac_version;
435         u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
436         u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
437         u32 dirty_rx;
438         u32 dirty_tx;
439         struct TxDesc *TxDescArray;     /* 256-aligned Tx descriptor ring */
440         struct RxDesc *RxDescArray;     /* 256-aligned Rx descriptor ring */
441         dma_addr_t TxPhyAddr;
442         dma_addr_t RxPhyAddr;
443         struct sk_buff *Rx_skbuff[NUM_RX_DESC]; /* Rx data buffers */
444         struct ring_info tx_skb[NUM_TX_DESC];   /* Tx data buffers */
445         unsigned align;
446         unsigned rx_buf_sz;
447         struct timer_list timer;
448         u16 cp_cmd;
449         u16 intr_event;
450         u16 napi_event;
451         u16 intr_mask;
452         int phy_auto_nego_reg;
453         int phy_1000_ctrl_reg;
454 #ifdef CONFIG_R8169_VLAN
455         struct vlan_group *vlgrp;
456 #endif
457         int (*set_speed)(struct net_device *, u8 autoneg, u16 speed, u8 duplex);
458         int (*get_settings)(struct net_device *, struct ethtool_cmd *);
459         void (*phy_reset_enable)(void __iomem *);
460         void (*hw_start)(struct net_device *);
461         unsigned int (*phy_reset_pending)(void __iomem *);
462         unsigned int (*link_ok)(void __iomem *);
463         int pcie_cap;
464         struct delayed_work task;
465         unsigned features;
466
467         struct mii_if_info mii;
468 };
469
470 MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
471 MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
472 module_param(rx_copybreak, int, 0);
473 MODULE_PARM_DESC(rx_copybreak, "Copy breakpoint for copy-only-tiny-frames");
474 module_param(use_dac, int, 0);
475 MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
476 module_param_named(debug, debug.msg_enable, int, 0);
477 MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
478 MODULE_LICENSE("GPL");
479 MODULE_VERSION(RTL8169_VERSION);
480
481 static int rtl8169_open(struct net_device *dev);
482 static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev);
483 static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance);
484 static int rtl8169_init_ring(struct net_device *dev);
485 static void rtl_hw_start(struct net_device *dev);
486 static int rtl8169_close(struct net_device *dev);
487 static void rtl_set_rx_mode(struct net_device *dev);
488 static void rtl8169_tx_timeout(struct net_device *dev);
489 static struct net_device_stats *rtl8169_get_stats(struct net_device *dev);
490 static int rtl8169_rx_interrupt(struct net_device *, struct rtl8169_private *,
491                                 void __iomem *, u32 budget);
492 static int rtl8169_change_mtu(struct net_device *dev, int new_mtu);
493 static void rtl8169_down(struct net_device *dev);
494 static void rtl8169_rx_clear(struct rtl8169_private *tp);
495 static int rtl8169_poll(struct napi_struct *napi, int budget);
496
497 static const unsigned int rtl8169_rx_config =
498         (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
499
500 static void mdio_write(void __iomem *ioaddr, int reg_addr, int value)
501 {
502         int i;
503
504         RTL_W32(PHYAR, 0x80000000 | (reg_addr & 0x1f) << 16 | (value & 0xffff));
505
506         for (i = 20; i > 0; i--) {
507                 /*
508                  * Check if the RTL8169 has completed writing to the specified
509                  * MII register.
510                  */
511                 if (!(RTL_R32(PHYAR) & 0x80000000))
512                         break;
513                 udelay(25);
514         }
515 }
516
517 static int mdio_read(void __iomem *ioaddr, int reg_addr)
518 {
519         int i, value = -1;
520
521         RTL_W32(PHYAR, 0x0 | (reg_addr & 0x1f) << 16);
522
523         for (i = 20; i > 0; i--) {
524                 /*
525                  * Check if the RTL8169 has completed retrieving data from
526                  * the specified MII register.
527                  */
528                 if (RTL_R32(PHYAR) & 0x80000000) {
529                         value = RTL_R32(PHYAR) & 0xffff;
530                         break;
531                 }
532                 udelay(25);
533         }
534         return value;
535 }
536
537 static void mdio_patch(void __iomem *ioaddr, int reg_addr, int value)
538 {
539         mdio_write(ioaddr, reg_addr, mdio_read(ioaddr, reg_addr) | value);
540 }
541
542 static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
543                            int val)
544 {
545         struct rtl8169_private *tp = netdev_priv(dev);
546         void __iomem *ioaddr = tp->mmio_addr;
547
548         mdio_write(ioaddr, location, val);
549 }
550
551 static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
552 {
553         struct rtl8169_private *tp = netdev_priv(dev);
554         void __iomem *ioaddr = tp->mmio_addr;
555
556         return mdio_read(ioaddr, location);
557 }
558
559 static void rtl_ephy_write(void __iomem *ioaddr, int reg_addr, int value)
560 {
561         unsigned int i;
562
563         RTL_W32(EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
564                 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
565
566         for (i = 0; i < 100; i++) {
567                 if (!(RTL_R32(EPHYAR) & EPHYAR_FLAG))
568                         break;
569                 udelay(10);
570         }
571 }
572
573 static u16 rtl_ephy_read(void __iomem *ioaddr, int reg_addr)
574 {
575         u16 value = 0xffff;
576         unsigned int i;
577
578         RTL_W32(EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
579
580         for (i = 0; i < 100; i++) {
581                 if (RTL_R32(EPHYAR) & EPHYAR_FLAG) {
582                         value = RTL_R32(EPHYAR) & EPHYAR_DATA_MASK;
583                         break;
584                 }
585                 udelay(10);
586         }
587
588         return value;
589 }
590
591 static void rtl_csi_write(void __iomem *ioaddr, int addr, int value)
592 {
593         unsigned int i;
594
595         RTL_W32(CSIDR, value);
596         RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
597                 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
598
599         for (i = 0; i < 100; i++) {
600                 if (!(RTL_R32(CSIAR) & CSIAR_FLAG))
601                         break;
602                 udelay(10);
603         }
604 }
605
606 static u32 rtl_csi_read(void __iomem *ioaddr, int addr)
607 {
608         u32 value = ~0x00;
609         unsigned int i;
610
611         RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) |
612                 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
613
614         for (i = 0; i < 100; i++) {
615                 if (RTL_R32(CSIAR) & CSIAR_FLAG) {
616                         value = RTL_R32(CSIDR);
617                         break;
618                 }
619                 udelay(10);
620         }
621
622         return value;
623 }
624
625 static void rtl8169_irq_mask_and_ack(void __iomem *ioaddr)
626 {
627         RTL_W16(IntrMask, 0x0000);
628
629         RTL_W16(IntrStatus, 0xffff);
630 }
631
632 static void rtl8169_asic_down(void __iomem *ioaddr)
633 {
634         RTL_W8(ChipCmd, 0x00);
635         rtl8169_irq_mask_and_ack(ioaddr);
636         RTL_R16(CPlusCmd);
637 }
638
639 static unsigned int rtl8169_tbi_reset_pending(void __iomem *ioaddr)
640 {
641         return RTL_R32(TBICSR) & TBIReset;
642 }
643
644 static unsigned int rtl8169_xmii_reset_pending(void __iomem *ioaddr)
645 {
646         return mdio_read(ioaddr, MII_BMCR) & BMCR_RESET;
647 }
648
649 static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
650 {
651         return RTL_R32(TBICSR) & TBILinkOk;
652 }
653
654 static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
655 {
656         return RTL_R8(PHYstatus) & LinkStatus;
657 }
658
659 static void rtl8169_tbi_reset_enable(void __iomem *ioaddr)
660 {
661         RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
662 }
663
664 static void rtl8169_xmii_reset_enable(void __iomem *ioaddr)
665 {
666         unsigned int val;
667
668         val = mdio_read(ioaddr, MII_BMCR) | BMCR_RESET;
669         mdio_write(ioaddr, MII_BMCR, val & 0xffff);
670 }
671
672 static void rtl8169_check_link_status(struct net_device *dev,
673                                       struct rtl8169_private *tp,
674                                       void __iomem *ioaddr)
675 {
676         unsigned long flags;
677
678         spin_lock_irqsave(&tp->lock, flags);
679         if (tp->link_ok(ioaddr)) {
680                 netif_carrier_on(dev);
681                 if (netif_msg_ifup(tp))
682                         printk(KERN_INFO PFX "%s: link up\n", dev->name);
683         } else {
684                 if (netif_msg_ifdown(tp))
685                         printk(KERN_INFO PFX "%s: link down\n", dev->name);
686                 netif_carrier_off(dev);
687         }
688         spin_unlock_irqrestore(&tp->lock, flags);
689 }
690
691 static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
692 {
693         struct rtl8169_private *tp = netdev_priv(dev);
694         void __iomem *ioaddr = tp->mmio_addr;
695         u8 options;
696
697         wol->wolopts = 0;
698
699 #define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
700         wol->supported = WAKE_ANY;
701
702         spin_lock_irq(&tp->lock);
703
704         options = RTL_R8(Config1);
705         if (!(options & PMEnable))
706                 goto out_unlock;
707
708         options = RTL_R8(Config3);
709         if (options & LinkUp)
710                 wol->wolopts |= WAKE_PHY;
711         if (options & MagicPacket)
712                 wol->wolopts |= WAKE_MAGIC;
713
714         options = RTL_R8(Config5);
715         if (options & UWF)
716                 wol->wolopts |= WAKE_UCAST;
717         if (options & BWF)
718                 wol->wolopts |= WAKE_BCAST;
719         if (options & MWF)
720                 wol->wolopts |= WAKE_MCAST;
721
722 out_unlock:
723         spin_unlock_irq(&tp->lock);
724 }
725
726 static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
727 {
728         struct rtl8169_private *tp = netdev_priv(dev);
729         void __iomem *ioaddr = tp->mmio_addr;
730         unsigned int i;
731         static struct {
732                 u32 opt;
733                 u16 reg;
734                 u8  mask;
735         } cfg[] = {
736                 { WAKE_ANY,   Config1, PMEnable },
737                 { WAKE_PHY,   Config3, LinkUp },
738                 { WAKE_MAGIC, Config3, MagicPacket },
739                 { WAKE_UCAST, Config5, UWF },
740                 { WAKE_BCAST, Config5, BWF },
741                 { WAKE_MCAST, Config5, MWF },
742                 { WAKE_ANY,   Config5, LanWake }
743         };
744
745         spin_lock_irq(&tp->lock);
746
747         RTL_W8(Cfg9346, Cfg9346_Unlock);
748
749         for (i = 0; i < ARRAY_SIZE(cfg); i++) {
750                 u8 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
751                 if (wol->wolopts & cfg[i].opt)
752                         options |= cfg[i].mask;
753                 RTL_W8(cfg[i].reg, options);
754         }
755
756         RTL_W8(Cfg9346, Cfg9346_Lock);
757
758         if (wol->wolopts)
759                 tp->features |= RTL_FEATURE_WOL;
760         else
761                 tp->features &= ~RTL_FEATURE_WOL;
762         device_set_wakeup_enable(&tp->pci_dev->dev, wol->wolopts);
763
764         spin_unlock_irq(&tp->lock);
765
766         return 0;
767 }
768
769 static void rtl8169_get_drvinfo(struct net_device *dev,
770                                 struct ethtool_drvinfo *info)
771 {
772         struct rtl8169_private *tp = netdev_priv(dev);
773
774         strcpy(info->driver, MODULENAME);
775         strcpy(info->version, RTL8169_VERSION);
776         strcpy(info->bus_info, pci_name(tp->pci_dev));
777 }
778
779 static int rtl8169_get_regs_len(struct net_device *dev)
780 {
781         return R8169_REGS_SIZE;
782 }
783
784 static int rtl8169_set_speed_tbi(struct net_device *dev,
785                                  u8 autoneg, u16 speed, u8 duplex)
786 {
787         struct rtl8169_private *tp = netdev_priv(dev);
788         void __iomem *ioaddr = tp->mmio_addr;
789         int ret = 0;
790         u32 reg;
791
792         reg = RTL_R32(TBICSR);
793         if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
794             (duplex == DUPLEX_FULL)) {
795                 RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
796         } else if (autoneg == AUTONEG_ENABLE)
797                 RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
798         else {
799                 if (netif_msg_link(tp)) {
800                         printk(KERN_WARNING "%s: "
801                                "incorrect speed setting refused in TBI mode\n",
802                                dev->name);
803                 }
804                 ret = -EOPNOTSUPP;
805         }
806
807         return ret;
808 }
809
810 static int rtl8169_set_speed_xmii(struct net_device *dev,
811                                   u8 autoneg, u16 speed, u8 duplex)
812 {
813         struct rtl8169_private *tp = netdev_priv(dev);
814         void __iomem *ioaddr = tp->mmio_addr;
815         int auto_nego, giga_ctrl;
816
817         auto_nego = mdio_read(ioaddr, MII_ADVERTISE);
818         auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
819                        ADVERTISE_100HALF | ADVERTISE_100FULL);
820         giga_ctrl = mdio_read(ioaddr, MII_CTRL1000);
821         giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
822
823         if (autoneg == AUTONEG_ENABLE) {
824                 auto_nego |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
825                               ADVERTISE_100HALF | ADVERTISE_100FULL);
826                 giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
827         } else {
828                 if (speed == SPEED_10)
829                         auto_nego |= ADVERTISE_10HALF | ADVERTISE_10FULL;
830                 else if (speed == SPEED_100)
831                         auto_nego |= ADVERTISE_100HALF | ADVERTISE_100FULL;
832                 else if (speed == SPEED_1000)
833                         giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
834
835                 if (duplex == DUPLEX_HALF)
836                         auto_nego &= ~(ADVERTISE_10FULL | ADVERTISE_100FULL);
837
838                 if (duplex == DUPLEX_FULL)
839                         auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_100HALF);
840
841                 /* This tweak comes straight from Realtek's driver. */
842                 if ((speed == SPEED_100) && (duplex == DUPLEX_HALF) &&
843                     ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
844                      (tp->mac_version == RTL_GIGA_MAC_VER_16))) {
845                         auto_nego = ADVERTISE_100HALF | ADVERTISE_CSMA;
846                 }
847         }
848
849         /* The 8100e/8101e/8102e do Fast Ethernet only. */
850         if ((tp->mac_version == RTL_GIGA_MAC_VER_07) ||
851             (tp->mac_version == RTL_GIGA_MAC_VER_08) ||
852             (tp->mac_version == RTL_GIGA_MAC_VER_09) ||
853             (tp->mac_version == RTL_GIGA_MAC_VER_10) ||
854             (tp->mac_version == RTL_GIGA_MAC_VER_13) ||
855             (tp->mac_version == RTL_GIGA_MAC_VER_14) ||
856             (tp->mac_version == RTL_GIGA_MAC_VER_15) ||
857             (tp->mac_version == RTL_GIGA_MAC_VER_16)) {
858                 if ((giga_ctrl & (ADVERTISE_1000FULL | ADVERTISE_1000HALF)) &&
859                     netif_msg_link(tp)) {
860                         printk(KERN_INFO "%s: PHY does not support 1000Mbps.\n",
861                                dev->name);
862                 }
863                 giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
864         }
865
866         auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
867
868         if ((tp->mac_version == RTL_GIGA_MAC_VER_11) ||
869             (tp->mac_version == RTL_GIGA_MAC_VER_12) ||
870             (tp->mac_version >= RTL_GIGA_MAC_VER_17)) {
871                 /*
872                  * Wake up the PHY.
873                  * Vendor specific (0x1f) and reserved (0x0e) MII registers.
874                  */
875                 mdio_write(ioaddr, 0x1f, 0x0000);
876                 mdio_write(ioaddr, 0x0e, 0x0000);
877         }
878
879         tp->phy_auto_nego_reg = auto_nego;
880         tp->phy_1000_ctrl_reg = giga_ctrl;
881
882         mdio_write(ioaddr, MII_ADVERTISE, auto_nego);
883         mdio_write(ioaddr, MII_CTRL1000, giga_ctrl);
884         mdio_write(ioaddr, MII_BMCR, BMCR_ANENABLE | BMCR_ANRESTART);
885         return 0;
886 }
887
888 static int rtl8169_set_speed(struct net_device *dev,
889                              u8 autoneg, u16 speed, u8 duplex)
890 {
891         struct rtl8169_private *tp = netdev_priv(dev);
892         int ret;
893
894         ret = tp->set_speed(dev, autoneg, speed, duplex);
895
896         if (netif_running(dev) && (tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
897                 mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
898
899         return ret;
900 }
901
902 static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
903 {
904         struct rtl8169_private *tp = netdev_priv(dev);
905         unsigned long flags;
906         int ret;
907
908         spin_lock_irqsave(&tp->lock, flags);
909         ret = rtl8169_set_speed(dev, cmd->autoneg, cmd->speed, cmd->duplex);
910         spin_unlock_irqrestore(&tp->lock, flags);
911
912         return ret;
913 }
914
915 static u32 rtl8169_get_rx_csum(struct net_device *dev)
916 {
917         struct rtl8169_private *tp = netdev_priv(dev);
918
919         return tp->cp_cmd & RxChkSum;
920 }
921
922 static int rtl8169_set_rx_csum(struct net_device *dev, u32 data)
923 {
924         struct rtl8169_private *tp = netdev_priv(dev);
925         void __iomem *ioaddr = tp->mmio_addr;
926         unsigned long flags;
927
928         spin_lock_irqsave(&tp->lock, flags);
929
930         if (data)
931                 tp->cp_cmd |= RxChkSum;
932         else
933                 tp->cp_cmd &= ~RxChkSum;
934
935         RTL_W16(CPlusCmd, tp->cp_cmd);
936         RTL_R16(CPlusCmd);
937
938         spin_unlock_irqrestore(&tp->lock, flags);
939
940         return 0;
941 }
942
943 #ifdef CONFIG_R8169_VLAN
944
945 static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
946                                       struct sk_buff *skb)
947 {
948         return (tp->vlgrp && vlan_tx_tag_present(skb)) ?
949                 TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
950 }
951
952 static void rtl8169_vlan_rx_register(struct net_device *dev,
953                                      struct vlan_group *grp)
954 {
955         struct rtl8169_private *tp = netdev_priv(dev);
956         void __iomem *ioaddr = tp->mmio_addr;
957         unsigned long flags;
958
959         spin_lock_irqsave(&tp->lock, flags);
960         tp->vlgrp = grp;
961         if (tp->vlgrp)
962                 tp->cp_cmd |= RxVlan;
963         else
964                 tp->cp_cmd &= ~RxVlan;
965         RTL_W16(CPlusCmd, tp->cp_cmd);
966         RTL_R16(CPlusCmd);
967         spin_unlock_irqrestore(&tp->lock, flags);
968 }
969
970 static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
971                                struct sk_buff *skb)
972 {
973         u32 opts2 = le32_to_cpu(desc->opts2);
974         struct vlan_group *vlgrp = tp->vlgrp;
975         int ret;
976
977         if (vlgrp && (opts2 & RxVlanTag)) {
978                 vlan_hwaccel_receive_skb(skb, vlgrp, swab16(opts2 & 0xffff));
979                 ret = 0;
980         } else
981                 ret = -1;
982         desc->opts2 = 0;
983         return ret;
984 }
985
986 #else /* !CONFIG_R8169_VLAN */
987
988 static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
989                                       struct sk_buff *skb)
990 {
991         return 0;
992 }
993
994 static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
995                                struct sk_buff *skb)
996 {
997         return -1;
998 }
999
1000 #endif
1001
1002 static int rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
1003 {
1004         struct rtl8169_private *tp = netdev_priv(dev);
1005         void __iomem *ioaddr = tp->mmio_addr;
1006         u32 status;
1007
1008         cmd->supported =
1009                 SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
1010         cmd->port = PORT_FIBRE;
1011         cmd->transceiver = XCVR_INTERNAL;
1012
1013         status = RTL_R32(TBICSR);
1014         cmd->advertising = (status & TBINwEnable) ?  ADVERTISED_Autoneg : 0;
1015         cmd->autoneg = !!(status & TBINwEnable);
1016
1017         cmd->speed = SPEED_1000;
1018         cmd->duplex = DUPLEX_FULL; /* Always set */
1019
1020         return 0;
1021 }
1022
1023 static int rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
1024 {
1025         struct rtl8169_private *tp = netdev_priv(dev);
1026
1027         return mii_ethtool_gset(&tp->mii, cmd);
1028 }
1029
1030 static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1031 {
1032         struct rtl8169_private *tp = netdev_priv(dev);
1033         unsigned long flags;
1034         int rc;
1035
1036         spin_lock_irqsave(&tp->lock, flags);
1037
1038         rc = tp->get_settings(dev, cmd);
1039
1040         spin_unlock_irqrestore(&tp->lock, flags);
1041         return rc;
1042 }
1043
1044 static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1045                              void *p)
1046 {
1047         struct rtl8169_private *tp = netdev_priv(dev);
1048         unsigned long flags;
1049
1050         if (regs->len > R8169_REGS_SIZE)
1051                 regs->len = R8169_REGS_SIZE;
1052
1053         spin_lock_irqsave(&tp->lock, flags);
1054         memcpy_fromio(p, tp->mmio_addr, regs->len);
1055         spin_unlock_irqrestore(&tp->lock, flags);
1056 }
1057
1058 static u32 rtl8169_get_msglevel(struct net_device *dev)
1059 {
1060         struct rtl8169_private *tp = netdev_priv(dev);
1061
1062         return tp->msg_enable;
1063 }
1064
1065 static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1066 {
1067         struct rtl8169_private *tp = netdev_priv(dev);
1068
1069         tp->msg_enable = value;
1070 }
1071
1072 static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1073         "tx_packets",
1074         "rx_packets",
1075         "tx_errors",
1076         "rx_errors",
1077         "rx_missed",
1078         "align_errors",
1079         "tx_single_collisions",
1080         "tx_multi_collisions",
1081         "unicast",
1082         "broadcast",
1083         "multicast",
1084         "tx_aborted",
1085         "tx_underrun",
1086 };
1087
1088 struct rtl8169_counters {
1089         __le64  tx_packets;
1090         __le64  rx_packets;
1091         __le64  tx_errors;
1092         __le32  rx_errors;
1093         __le16  rx_missed;
1094         __le16  align_errors;
1095         __le32  tx_one_collision;
1096         __le32  tx_multi_collision;
1097         __le64  rx_unicast;
1098         __le64  rx_broadcast;
1099         __le32  rx_multicast;
1100         __le16  tx_aborted;
1101         __le16  tx_underun;
1102 };
1103
1104 static int rtl8169_get_sset_count(struct net_device *dev, int sset)
1105 {
1106         switch (sset) {
1107         case ETH_SS_STATS:
1108                 return ARRAY_SIZE(rtl8169_gstrings);
1109         default:
1110                 return -EOPNOTSUPP;
1111         }
1112 }
1113
1114 static void rtl8169_get_ethtool_stats(struct net_device *dev,
1115                                       struct ethtool_stats *stats, u64 *data)
1116 {
1117         struct rtl8169_private *tp = netdev_priv(dev);
1118         void __iomem *ioaddr = tp->mmio_addr;
1119         struct rtl8169_counters *counters;
1120         dma_addr_t paddr;
1121         u32 cmd;
1122
1123         ASSERT_RTNL();
1124
1125         counters = pci_alloc_consistent(tp->pci_dev, sizeof(*counters), &paddr);
1126         if (!counters)
1127                 return;
1128
1129         RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
1130         cmd = (u64)paddr & DMA_32BIT_MASK;
1131         RTL_W32(CounterAddrLow, cmd);
1132         RTL_W32(CounterAddrLow, cmd | CounterDump);
1133
1134         while (RTL_R32(CounterAddrLow) & CounterDump) {
1135                 if (msleep_interruptible(1))
1136                         break;
1137         }
1138
1139         RTL_W32(CounterAddrLow, 0);
1140         RTL_W32(CounterAddrHigh, 0);
1141
1142         data[0] = le64_to_cpu(counters->tx_packets);
1143         data[1] = le64_to_cpu(counters->rx_packets);
1144         data[2] = le64_to_cpu(counters->tx_errors);
1145         data[3] = le32_to_cpu(counters->rx_errors);
1146         data[4] = le16_to_cpu(counters->rx_missed);
1147         data[5] = le16_to_cpu(counters->align_errors);
1148         data[6] = le32_to_cpu(counters->tx_one_collision);
1149         data[7] = le32_to_cpu(counters->tx_multi_collision);
1150         data[8] = le64_to_cpu(counters->rx_unicast);
1151         data[9] = le64_to_cpu(counters->rx_broadcast);
1152         data[10] = le32_to_cpu(counters->rx_multicast);
1153         data[11] = le16_to_cpu(counters->tx_aborted);
1154         data[12] = le16_to_cpu(counters->tx_underun);
1155
1156         pci_free_consistent(tp->pci_dev, sizeof(*counters), counters, paddr);
1157 }
1158
1159 static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1160 {
1161         switch(stringset) {
1162         case ETH_SS_STATS:
1163                 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1164                 break;
1165         }
1166 }
1167
1168 static const struct ethtool_ops rtl8169_ethtool_ops = {
1169         .get_drvinfo            = rtl8169_get_drvinfo,
1170         .get_regs_len           = rtl8169_get_regs_len,
1171         .get_link               = ethtool_op_get_link,
1172         .get_settings           = rtl8169_get_settings,
1173         .set_settings           = rtl8169_set_settings,
1174         .get_msglevel           = rtl8169_get_msglevel,
1175         .set_msglevel           = rtl8169_set_msglevel,
1176         .get_rx_csum            = rtl8169_get_rx_csum,
1177         .set_rx_csum            = rtl8169_set_rx_csum,
1178         .set_tx_csum            = ethtool_op_set_tx_csum,
1179         .set_sg                 = ethtool_op_set_sg,
1180         .set_tso                = ethtool_op_set_tso,
1181         .get_regs               = rtl8169_get_regs,
1182         .get_wol                = rtl8169_get_wol,
1183         .set_wol                = rtl8169_set_wol,
1184         .get_strings            = rtl8169_get_strings,
1185         .get_sset_count         = rtl8169_get_sset_count,
1186         .get_ethtool_stats      = rtl8169_get_ethtool_stats,
1187 };
1188
1189 static void rtl8169_write_gmii_reg_bit(void __iomem *ioaddr, int reg,
1190                                        int bitnum, int bitval)
1191 {
1192         int val;
1193
1194         val = mdio_read(ioaddr, reg);
1195         val = (bitval == 1) ?
1196                 val | (bitval << bitnum) :  val & ~(0x0001 << bitnum);
1197         mdio_write(ioaddr, reg, val & 0xffff);
1198 }
1199
1200 static void rtl8169_get_mac_version(struct rtl8169_private *tp,
1201                                     void __iomem *ioaddr)
1202 {
1203         /*
1204          * The driver currently handles the 8168Bf and the 8168Be identically
1205          * but they can be identified more specifically through the test below
1206          * if needed:
1207          *
1208          * (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
1209          *
1210          * Same thing for the 8101Eb and the 8101Ec:
1211          *
1212          * (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
1213          */
1214         const struct {
1215                 u32 mask;
1216                 u32 val;
1217                 int mac_version;
1218         } mac_info[] = {
1219                 /* 8168B family. */
1220                 { 0x7c800000, 0x3c800000,       RTL_GIGA_MAC_VER_18 },
1221                 { 0x7cf00000, 0x3c000000,       RTL_GIGA_MAC_VER_19 },
1222                 { 0x7cf00000, 0x3c200000,       RTL_GIGA_MAC_VER_20 },
1223                 { 0x7c800000, 0x3c000000,       RTL_GIGA_MAC_VER_20 },
1224
1225                 /* 8168B family. */
1226                 { 0x7cf00000, 0x38000000,       RTL_GIGA_MAC_VER_12 },
1227                 { 0x7cf00000, 0x38500000,       RTL_GIGA_MAC_VER_17 },
1228                 { 0x7c800000, 0x38000000,       RTL_GIGA_MAC_VER_17 },
1229                 { 0x7c800000, 0x30000000,       RTL_GIGA_MAC_VER_11 },
1230
1231                 /* 8101 family. */
1232                 { 0x7cf00000, 0x34a00000,       RTL_GIGA_MAC_VER_09 },
1233                 { 0x7cf00000, 0x24a00000,       RTL_GIGA_MAC_VER_09 },
1234                 { 0x7cf00000, 0x34900000,       RTL_GIGA_MAC_VER_08 },
1235                 { 0x7cf00000, 0x24900000,       RTL_GIGA_MAC_VER_08 },
1236                 { 0x7cf00000, 0x34800000,       RTL_GIGA_MAC_VER_07 },
1237                 { 0x7cf00000, 0x24800000,       RTL_GIGA_MAC_VER_07 },
1238                 { 0x7cf00000, 0x34000000,       RTL_GIGA_MAC_VER_13 },
1239                 { 0x7cf00000, 0x34300000,       RTL_GIGA_MAC_VER_10 },
1240                 { 0x7cf00000, 0x34200000,       RTL_GIGA_MAC_VER_16 },
1241                 { 0x7c800000, 0x34800000,       RTL_GIGA_MAC_VER_09 },
1242                 { 0x7c800000, 0x24800000,       RTL_GIGA_MAC_VER_09 },
1243                 { 0x7c800000, 0x34000000,       RTL_GIGA_MAC_VER_16 },
1244                 /* FIXME: where did these entries come from ? -- FR */
1245                 { 0xfc800000, 0x38800000,       RTL_GIGA_MAC_VER_15 },
1246                 { 0xfc800000, 0x30800000,       RTL_GIGA_MAC_VER_14 },
1247
1248                 /* 8110 family. */
1249                 { 0xfc800000, 0x98000000,       RTL_GIGA_MAC_VER_06 },
1250                 { 0xfc800000, 0x18000000,       RTL_GIGA_MAC_VER_05 },
1251                 { 0xfc800000, 0x10000000,       RTL_GIGA_MAC_VER_04 },
1252                 { 0xfc800000, 0x04000000,       RTL_GIGA_MAC_VER_03 },
1253                 { 0xfc800000, 0x00800000,       RTL_GIGA_MAC_VER_02 },
1254                 { 0xfc800000, 0x00000000,       RTL_GIGA_MAC_VER_01 },
1255
1256                 { 0x00000000, 0x00000000,       RTL_GIGA_MAC_VER_01 }   /* Catch-all */
1257         }, *p = mac_info;
1258         u32 reg;
1259
1260         reg = RTL_R32(TxConfig);
1261         while ((reg & p->mask) != p->val)
1262                 p++;
1263         tp->mac_version = p->mac_version;
1264
1265         if (p->mask == 0x00000000) {
1266                 struct pci_dev *pdev = tp->pci_dev;
1267
1268                 dev_info(&pdev->dev, "unknown MAC (%08x)\n", reg);
1269         }
1270 }
1271
1272 static void rtl8169_print_mac_version(struct rtl8169_private *tp)
1273 {
1274         dprintk("mac_version = 0x%02x\n", tp->mac_version);
1275 }
1276
1277 struct phy_reg {
1278         u16 reg;
1279         u16 val;
1280 };
1281
1282 static void rtl_phy_write(void __iomem *ioaddr, struct phy_reg *regs, int len)
1283 {
1284         while (len-- > 0) {
1285                 mdio_write(ioaddr, regs->reg, regs->val);
1286                 regs++;
1287         }
1288 }
1289
1290 static void rtl8169s_hw_phy_config(void __iomem *ioaddr)
1291 {
1292         struct {
1293                 u16 regs[5]; /* Beware of bit-sign propagation */
1294         } phy_magic[5] = { {
1295                 { 0x0000,       //w 4 15 12 0
1296                   0x00a1,       //w 3 15 0 00a1
1297                   0x0008,       //w 2 15 0 0008
1298                   0x1020,       //w 1 15 0 1020
1299                   0x1000 } },{  //w 0 15 0 1000
1300                 { 0x7000,       //w 4 15 12 7
1301                   0xff41,       //w 3 15 0 ff41
1302                   0xde60,       //w 2 15 0 de60
1303                   0x0140,       //w 1 15 0 0140
1304                   0x0077 } },{  //w 0 15 0 0077
1305                 { 0xa000,       //w 4 15 12 a
1306                   0xdf01,       //w 3 15 0 df01
1307                   0xdf20,       //w 2 15 0 df20
1308                   0xff95,       //w 1 15 0 ff95
1309                   0xfa00 } },{  //w 0 15 0 fa00
1310                 { 0xb000,       //w 4 15 12 b
1311                   0xff41,       //w 3 15 0 ff41
1312                   0xde20,       //w 2 15 0 de20
1313                   0x0140,       //w 1 15 0 0140
1314                   0x00bb } },{  //w 0 15 0 00bb
1315                 { 0xf000,       //w 4 15 12 f
1316                   0xdf01,       //w 3 15 0 df01
1317                   0xdf20,       //w 2 15 0 df20
1318                   0xff95,       //w 1 15 0 ff95
1319                   0xbf00 }      //w 0 15 0 bf00
1320                 }
1321         }, *p = phy_magic;
1322         unsigned int i;
1323
1324         mdio_write(ioaddr, 0x1f, 0x0001);               //w 31 2 0 1
1325         mdio_write(ioaddr, 0x15, 0x1000);               //w 21 15 0 1000
1326         mdio_write(ioaddr, 0x18, 0x65c7);               //w 24 15 0 65c7
1327         rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0);   //w 4 11 11 0
1328
1329         for (i = 0; i < ARRAY_SIZE(phy_magic); i++, p++) {
1330                 int val, pos = 4;
1331
1332                 val = (mdio_read(ioaddr, pos) & 0x0fff) | (p->regs[0] & 0xffff);
1333                 mdio_write(ioaddr, pos, val);
1334                 while (--pos >= 0)
1335                         mdio_write(ioaddr, pos, p->regs[4 - pos] & 0xffff);
1336                 rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 1); //w 4 11 11 1
1337                 rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
1338         }
1339         mdio_write(ioaddr, 0x1f, 0x0000); //w 31 2 0 0
1340 }
1341
1342 static void rtl8169sb_hw_phy_config(void __iomem *ioaddr)
1343 {
1344         struct phy_reg phy_reg_init[] = {
1345                 { 0x1f, 0x0002 },
1346                 { 0x01, 0x90d0 },
1347                 { 0x1f, 0x0000 }
1348         };
1349
1350         rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1351 }
1352
1353 static void rtl8168cp_hw_phy_config(void __iomem *ioaddr)
1354 {
1355         struct phy_reg phy_reg_init[] = {
1356                 { 0x1f, 0x0000 },
1357                 { 0x1d, 0x0f00 },
1358                 { 0x1f, 0x0002 },
1359                 { 0x0c, 0x1ec8 },
1360                 { 0x1f, 0x0000 }
1361         };
1362
1363         rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1364 }
1365
1366 static void rtl8168c_hw_phy_config(void __iomem *ioaddr)
1367 {
1368         struct phy_reg phy_reg_init[] = {
1369                 { 0x1f, 0x0001 },
1370                 { 0x12, 0x2300 },
1371                 { 0x1f, 0x0002 },
1372                 { 0x00, 0x88d4 },
1373                 { 0x01, 0x82b1 },
1374                 { 0x03, 0x7002 },
1375                 { 0x08, 0x9e30 },
1376                 { 0x09, 0x01f0 },
1377                 { 0x0a, 0x5500 },
1378                 { 0x0c, 0x00c8 },
1379                 { 0x1f, 0x0003 },
1380                 { 0x12, 0xc096 },
1381                 { 0x16, 0x000a },
1382                 { 0x1f, 0x0000 }
1383         };
1384
1385         rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1386 }
1387
1388 static void rtl8168cx_hw_phy_config(void __iomem *ioaddr)
1389 {
1390         struct phy_reg phy_reg_init[] = {
1391                 { 0x1f, 0x0000 },
1392                 { 0x12, 0x2300 },
1393                 { 0x1f, 0x0003 },
1394                 { 0x16, 0x0f0a },
1395                 { 0x1f, 0x0000 },
1396                 { 0x1f, 0x0002 },
1397                 { 0x0c, 0x7eb8 },
1398                 { 0x1f, 0x0000 }
1399         };
1400
1401         rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1402 }
1403
1404 static void rtl8102e_hw_phy_config(void __iomem *ioaddr)
1405 {
1406         struct phy_reg phy_reg_init[] = {
1407                 { 0x1f, 0x0003 },
1408                 { 0x08, 0x441d },
1409                 { 0x01, 0x9100 },
1410                 { 0x1f, 0x0000 }
1411         };
1412
1413         mdio_write(ioaddr, 0x1f, 0x0000);
1414         mdio_patch(ioaddr, 0x11, 1 << 12);
1415         mdio_patch(ioaddr, 0x19, 1 << 13);
1416
1417         rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1418 }
1419
1420 static void rtl_hw_phy_config(struct net_device *dev)
1421 {
1422         struct rtl8169_private *tp = netdev_priv(dev);
1423         void __iomem *ioaddr = tp->mmio_addr;
1424
1425         rtl8169_print_mac_version(tp);
1426
1427         switch (tp->mac_version) {
1428         case RTL_GIGA_MAC_VER_01:
1429                 break;
1430         case RTL_GIGA_MAC_VER_02:
1431         case RTL_GIGA_MAC_VER_03:
1432                 rtl8169s_hw_phy_config(ioaddr);
1433                 break;
1434         case RTL_GIGA_MAC_VER_04:
1435                 rtl8169sb_hw_phy_config(ioaddr);
1436                 break;
1437         case RTL_GIGA_MAC_VER_07:
1438         case RTL_GIGA_MAC_VER_08:
1439         case RTL_GIGA_MAC_VER_09:
1440                 rtl8102e_hw_phy_config(ioaddr);
1441                 break;
1442         case RTL_GIGA_MAC_VER_18:
1443                 rtl8168cp_hw_phy_config(ioaddr);
1444                 break;
1445         case RTL_GIGA_MAC_VER_19:
1446                 rtl8168c_hw_phy_config(ioaddr);
1447                 break;
1448         case RTL_GIGA_MAC_VER_20:
1449                 rtl8168cx_hw_phy_config(ioaddr);
1450                 break;
1451         default:
1452                 break;
1453         }
1454 }
1455
1456 static void rtl8169_phy_timer(unsigned long __opaque)
1457 {
1458         struct net_device *dev = (struct net_device *)__opaque;
1459         struct rtl8169_private *tp = netdev_priv(dev);
1460         struct timer_list *timer = &tp->timer;
1461         void __iomem *ioaddr = tp->mmio_addr;
1462         unsigned long timeout = RTL8169_PHY_TIMEOUT;
1463
1464         assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
1465
1466         if (!(tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
1467                 return;
1468
1469         spin_lock_irq(&tp->lock);
1470
1471         if (tp->phy_reset_pending(ioaddr)) {
1472                 /*
1473                  * A busy loop could burn quite a few cycles on nowadays CPU.
1474                  * Let's delay the execution of the timer for a few ticks.
1475                  */
1476                 timeout = HZ/10;
1477                 goto out_mod_timer;
1478         }
1479
1480         if (tp->link_ok(ioaddr))
1481                 goto out_unlock;
1482
1483         if (netif_msg_link(tp))
1484                 printk(KERN_WARNING "%s: PHY reset until link up\n", dev->name);
1485
1486         tp->phy_reset_enable(ioaddr);
1487
1488 out_mod_timer:
1489         mod_timer(timer, jiffies + timeout);
1490 out_unlock:
1491         spin_unlock_irq(&tp->lock);
1492 }
1493
1494 static inline void rtl8169_delete_timer(struct net_device *dev)
1495 {
1496         struct rtl8169_private *tp = netdev_priv(dev);
1497         struct timer_list *timer = &tp->timer;
1498
1499         if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
1500                 return;
1501
1502         del_timer_sync(timer);
1503 }
1504
1505 static inline void rtl8169_request_timer(struct net_device *dev)
1506 {
1507         struct rtl8169_private *tp = netdev_priv(dev);
1508         struct timer_list *timer = &tp->timer;
1509
1510         if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
1511                 return;
1512
1513         mod_timer(timer, jiffies + RTL8169_PHY_TIMEOUT);
1514 }
1515
1516 #ifdef CONFIG_NET_POLL_CONTROLLER
1517 /*
1518  * Polling 'interrupt' - used by things like netconsole to send skbs
1519  * without having to re-enable interrupts. It's not called while
1520  * the interrupt routine is executing.
1521  */
1522 static void rtl8169_netpoll(struct net_device *dev)
1523 {
1524         struct rtl8169_private *tp = netdev_priv(dev);
1525         struct pci_dev *pdev = tp->pci_dev;
1526
1527         disable_irq(pdev->irq);
1528         rtl8169_interrupt(pdev->irq, dev);
1529         enable_irq(pdev->irq);
1530 }
1531 #endif
1532
1533 static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
1534                                   void __iomem *ioaddr)
1535 {
1536         iounmap(ioaddr);
1537         pci_release_regions(pdev);
1538         pci_disable_device(pdev);
1539         free_netdev(dev);
1540 }
1541
1542 static void rtl8169_phy_reset(struct net_device *dev,
1543                               struct rtl8169_private *tp)
1544 {
1545         void __iomem *ioaddr = tp->mmio_addr;
1546         unsigned int i;
1547
1548         tp->phy_reset_enable(ioaddr);
1549         for (i = 0; i < 100; i++) {
1550                 if (!tp->phy_reset_pending(ioaddr))
1551                         return;
1552                 msleep(1);
1553         }
1554         if (netif_msg_link(tp))
1555                 printk(KERN_ERR "%s: PHY reset failed.\n", dev->name);
1556 }
1557
1558 static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
1559 {
1560         void __iomem *ioaddr = tp->mmio_addr;
1561
1562         rtl_hw_phy_config(dev);
1563
1564         if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
1565                 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
1566                 RTL_W8(0x82, 0x01);
1567         }
1568
1569         pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
1570
1571         if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
1572                 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
1573
1574         if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
1575                 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
1576                 RTL_W8(0x82, 0x01);
1577                 dprintk("Set PHY Reg 0x0bh = 0x00h\n");
1578                 mdio_write(ioaddr, 0x0b, 0x0000); //w 0x0b 15 0 0
1579         }
1580
1581         rtl8169_phy_reset(dev, tp);
1582
1583         /*
1584          * rtl8169_set_speed_xmii takes good care of the Fast Ethernet
1585          * only 8101. Don't panic.
1586          */
1587         rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL);
1588
1589         if ((RTL_R8(PHYstatus) & TBI_Enable) && netif_msg_link(tp))
1590                 printk(KERN_INFO PFX "%s: TBI auto-negotiating\n", dev->name);
1591 }
1592
1593 static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
1594 {
1595         void __iomem *ioaddr = tp->mmio_addr;
1596         u32 high;
1597         u32 low;
1598
1599         low  = addr[0] | (addr[1] << 8) | (addr[2] << 16) | (addr[3] << 24);
1600         high = addr[4] | (addr[5] << 8);
1601
1602         spin_lock_irq(&tp->lock);
1603
1604         RTL_W8(Cfg9346, Cfg9346_Unlock);
1605         RTL_W32(MAC0, low);
1606         RTL_W32(MAC4, high);
1607         RTL_W8(Cfg9346, Cfg9346_Lock);
1608
1609         spin_unlock_irq(&tp->lock);
1610 }
1611
1612 static int rtl_set_mac_address(struct net_device *dev, void *p)
1613 {
1614         struct rtl8169_private *tp = netdev_priv(dev);
1615         struct sockaddr *addr = p;
1616
1617         if (!is_valid_ether_addr(addr->sa_data))
1618                 return -EADDRNOTAVAIL;
1619
1620         memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
1621
1622         rtl_rar_set(tp, dev->dev_addr);
1623
1624         return 0;
1625 }
1626
1627 static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1628 {
1629         struct rtl8169_private *tp = netdev_priv(dev);
1630         struct mii_ioctl_data *data = if_mii(ifr);
1631
1632         if (!netif_running(dev))
1633                 return -ENODEV;
1634
1635         switch (cmd) {
1636         case SIOCGMIIPHY:
1637                 data->phy_id = 32; /* Internal PHY */
1638                 return 0;
1639
1640         case SIOCGMIIREG:
1641                 data->val_out = mdio_read(tp->mmio_addr, data->reg_num & 0x1f);
1642                 return 0;
1643
1644         case SIOCSMIIREG:
1645                 if (!capable(CAP_NET_ADMIN))
1646                         return -EPERM;
1647                 mdio_write(tp->mmio_addr, data->reg_num & 0x1f, data->val_in);
1648                 return 0;
1649         }
1650         return -EOPNOTSUPP;
1651 }
1652
1653 static const struct rtl_cfg_info {
1654         void (*hw_start)(struct net_device *);
1655         unsigned int region;
1656         unsigned int align;
1657         u16 intr_event;
1658         u16 napi_event;
1659         unsigned features;
1660 } rtl_cfg_infos [] = {
1661         [RTL_CFG_0] = {
1662                 .hw_start       = rtl_hw_start_8169,
1663                 .region         = 1,
1664                 .align          = 0,
1665                 .intr_event     = SYSErr | LinkChg | RxOverflow |
1666                                   RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
1667                 .napi_event     = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
1668                 .features       = RTL_FEATURE_GMII
1669         },
1670         [RTL_CFG_1] = {
1671                 .hw_start       = rtl_hw_start_8168,
1672                 .region         = 2,
1673                 .align          = 8,
1674                 .intr_event     = SYSErr | LinkChg | RxOverflow |
1675                                   TxErr | TxOK | RxOK | RxErr,
1676                 .napi_event     = TxErr | TxOK | RxOK | RxOverflow,
1677                 .features       = RTL_FEATURE_GMII | RTL_FEATURE_MSI
1678         },
1679         [RTL_CFG_2] = {
1680                 .hw_start       = rtl_hw_start_8101,
1681                 .region         = 2,
1682                 .align          = 8,
1683                 .intr_event     = SYSErr | LinkChg | RxOverflow | PCSTimeout |
1684                                   RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
1685                 .napi_event     = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
1686                 .features       = RTL_FEATURE_MSI
1687         }
1688 };
1689
1690 /* Cfg9346_Unlock assumed. */
1691 static unsigned rtl_try_msi(struct pci_dev *pdev, void __iomem *ioaddr,
1692                             const struct rtl_cfg_info *cfg)
1693 {
1694         unsigned msi = 0;
1695         u8 cfg2;
1696
1697         cfg2 = RTL_R8(Config2) & ~MSIEnable;
1698         if (cfg->features & RTL_FEATURE_MSI) {
1699                 if (pci_enable_msi(pdev)) {
1700                         dev_info(&pdev->dev, "no MSI. Back to INTx.\n");
1701                 } else {
1702                         cfg2 |= MSIEnable;
1703                         msi = RTL_FEATURE_MSI;
1704                 }
1705         }
1706         RTL_W8(Config2, cfg2);
1707         return msi;
1708 }
1709
1710 static void rtl_disable_msi(struct pci_dev *pdev, struct rtl8169_private *tp)
1711 {
1712         if (tp->features & RTL_FEATURE_MSI) {
1713                 pci_disable_msi(pdev);
1714                 tp->features &= ~RTL_FEATURE_MSI;
1715         }
1716 }
1717
1718 static int rtl_eeprom_read(struct pci_dev *pdev, int cap, int addr, __le32 *val)
1719 {
1720         int ret, count = 100;
1721         u16 status = 0;
1722         u32 value;
1723
1724         ret = pci_write_config_word(pdev, cap + PCI_VPD_ADDR, addr);
1725         if (ret < 0)
1726                 return ret;
1727
1728         do {
1729                 udelay(10);
1730                 ret = pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &status);
1731                 if (ret < 0)
1732                         return ret;
1733         } while (!(status & PCI_VPD_ADDR_F) && --count);
1734
1735         if (!(status & PCI_VPD_ADDR_F))
1736                 return -ETIMEDOUT;
1737
1738         ret = pci_read_config_dword(pdev, cap + PCI_VPD_DATA, &value);
1739         if (ret < 0)
1740                 return ret;
1741
1742         *val = cpu_to_le32(value);
1743
1744         return 0;
1745 }
1746
1747 static void rtl_init_mac_address(struct rtl8169_private *tp,
1748                                  void __iomem *ioaddr)
1749 {
1750         struct pci_dev *pdev = tp->pci_dev;
1751         u8 cfg1;
1752         int vpd_cap;
1753         u8 mac[8];
1754         DECLARE_MAC_BUF(buf);
1755
1756         cfg1 = RTL_R8(Config1);
1757         if (!(cfg1  & VPD)) {
1758                 dprintk("VPD access not enabled, enabling\n");
1759                 RTL_W8(Cfg9346, Cfg9346_Unlock);
1760                 RTL_W8(Config1, cfg1 | VPD);
1761                 RTL_W8(Cfg9346, Cfg9346_Lock);
1762         }
1763
1764         vpd_cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
1765         if (!vpd_cap)
1766                 return;
1767
1768         /* MAC address is stored in EEPROM at offset 0x0e
1769          * Realtek says: "The VPD address does not have to be a DWORD-aligned
1770          * address as defined in the PCI 2.2 Specifications, but the VPD data
1771          * is always consecutive 4-byte data starting from the VPD address
1772          * specified."
1773          */
1774         if (rtl_eeprom_read(pdev, vpd_cap, 0x000e, (__le32*)&mac[0]) < 0 ||
1775             rtl_eeprom_read(pdev, vpd_cap, 0x0012, (__le32*)&mac[4]) < 0) {
1776                 dprintk("Reading MAC address from EEPROM failed\n");
1777                 return;
1778         }
1779
1780         dprintk("MAC address found in EEPROM: %s\n", print_mac(buf, mac));
1781
1782         /* Write MAC address */
1783         rtl_rar_set(tp, mac);
1784 }
1785
1786 static int __devinit
1787 rtl8169_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1788 {
1789         const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
1790         const unsigned int region = cfg->region;
1791         struct rtl8169_private *tp;
1792         struct mii_if_info *mii;
1793         struct net_device *dev;
1794         void __iomem *ioaddr;
1795         unsigned int i;
1796         int rc;
1797
1798         if (netif_msg_drv(&debug)) {
1799                 printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
1800                        MODULENAME, RTL8169_VERSION);
1801         }
1802
1803         dev = alloc_etherdev(sizeof (*tp));
1804         if (!dev) {
1805                 if (netif_msg_drv(&debug))
1806                         dev_err(&pdev->dev, "unable to alloc new ethernet\n");
1807                 rc = -ENOMEM;
1808                 goto out;
1809         }
1810
1811         SET_NETDEV_DEV(dev, &pdev->dev);
1812         tp = netdev_priv(dev);
1813         tp->dev = dev;
1814         tp->pci_dev = pdev;
1815         tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
1816
1817         mii = &tp->mii;
1818         mii->dev = dev;
1819         mii->mdio_read = rtl_mdio_read;
1820         mii->mdio_write = rtl_mdio_write;
1821         mii->phy_id_mask = 0x1f;
1822         mii->reg_num_mask = 0x1f;
1823         mii->supports_gmii = !!(cfg->features & RTL_FEATURE_GMII);
1824
1825         /* enable device (incl. PCI PM wakeup and hotplug setup) */
1826         rc = pci_enable_device(pdev);
1827         if (rc < 0) {
1828                 if (netif_msg_probe(tp))
1829                         dev_err(&pdev->dev, "enable failure\n");
1830                 goto err_out_free_dev_1;
1831         }
1832
1833         rc = pci_set_mwi(pdev);
1834         if (rc < 0)
1835                 goto err_out_disable_2;
1836
1837         /* make sure PCI base addr 1 is MMIO */
1838         if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
1839                 if (netif_msg_probe(tp)) {
1840                         dev_err(&pdev->dev,
1841                                 "region #%d not an MMIO resource, aborting\n",
1842                                 region);
1843                 }
1844                 rc = -ENODEV;
1845                 goto err_out_mwi_3;
1846         }
1847
1848         /* check for weird/broken PCI region reporting */
1849         if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
1850                 if (netif_msg_probe(tp)) {
1851                         dev_err(&pdev->dev,
1852                                 "Invalid PCI region size(s), aborting\n");
1853                 }
1854                 rc = -ENODEV;
1855                 goto err_out_mwi_3;
1856         }
1857
1858         rc = pci_request_regions(pdev, MODULENAME);
1859         if (rc < 0) {
1860                 if (netif_msg_probe(tp))
1861                         dev_err(&pdev->dev, "could not request regions.\n");
1862                 goto err_out_mwi_3;
1863         }
1864
1865         tp->cp_cmd = PCIMulRW | RxChkSum;
1866
1867         if ((sizeof(dma_addr_t) > 4) &&
1868             !pci_set_dma_mask(pdev, DMA_64BIT_MASK) && use_dac) {
1869                 tp->cp_cmd |= PCIDAC;
1870                 dev->features |= NETIF_F_HIGHDMA;
1871         } else {
1872                 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1873                 if (rc < 0) {
1874                         if (netif_msg_probe(tp)) {
1875                                 dev_err(&pdev->dev,
1876                                         "DMA configuration failed.\n");
1877                         }
1878                         goto err_out_free_res_4;
1879                 }
1880         }
1881
1882         pci_set_master(pdev);
1883
1884         /* ioremap MMIO region */
1885         ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
1886         if (!ioaddr) {
1887                 if (netif_msg_probe(tp))
1888                         dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
1889                 rc = -EIO;
1890                 goto err_out_free_res_4;
1891         }
1892
1893         tp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1894         if (!tp->pcie_cap && netif_msg_probe(tp))
1895                 dev_info(&pdev->dev, "no PCI Express capability\n");
1896
1897         /* Unneeded ? Don't mess with Mrs. Murphy. */
1898         rtl8169_irq_mask_and_ack(ioaddr);
1899
1900         /* Soft reset the chip. */
1901         RTL_W8(ChipCmd, CmdReset);
1902
1903         /* Check that the chip has finished the reset. */
1904         for (i = 0; i < 100; i++) {
1905                 if ((RTL_R8(ChipCmd) & CmdReset) == 0)
1906                         break;
1907                 msleep_interruptible(1);
1908         }
1909
1910         /* Identify chip attached to board */
1911         rtl8169_get_mac_version(tp, ioaddr);
1912
1913         rtl8169_print_mac_version(tp);
1914
1915         for (i = 0; i < ARRAY_SIZE(rtl_chip_info); i++) {
1916                 if (tp->mac_version == rtl_chip_info[i].mac_version)
1917                         break;
1918         }
1919         if (i == ARRAY_SIZE(rtl_chip_info)) {
1920                 /* Unknown chip: assume array element #0, original RTL-8169 */
1921                 if (netif_msg_probe(tp)) {
1922                         dev_printk(KERN_DEBUG, &pdev->dev,
1923                                 "unknown chip version, assuming %s\n",
1924                                 rtl_chip_info[0].name);
1925                 }
1926                 i = 0;
1927         }
1928         tp->chipset = i;
1929
1930         RTL_W8(Cfg9346, Cfg9346_Unlock);
1931         RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
1932         RTL_W8(Config5, RTL_R8(Config5) & PMEStatus);
1933         if ((RTL_R8(Config3) & (LinkUp | MagicPacket)) != 0)
1934                 tp->features |= RTL_FEATURE_WOL;
1935         if ((RTL_R8(Config5) & (UWF | BWF | MWF)) != 0)
1936                 tp->features |= RTL_FEATURE_WOL;
1937         tp->features |= rtl_try_msi(pdev, ioaddr, cfg);
1938         RTL_W8(Cfg9346, Cfg9346_Lock);
1939
1940         if ((tp->mac_version <= RTL_GIGA_MAC_VER_06) &&
1941             (RTL_R8(PHYstatus) & TBI_Enable)) {
1942                 tp->set_speed = rtl8169_set_speed_tbi;
1943                 tp->get_settings = rtl8169_gset_tbi;
1944                 tp->phy_reset_enable = rtl8169_tbi_reset_enable;
1945                 tp->phy_reset_pending = rtl8169_tbi_reset_pending;
1946                 tp->link_ok = rtl8169_tbi_link_ok;
1947
1948                 tp->phy_1000_ctrl_reg = ADVERTISE_1000FULL; /* Implied by TBI */
1949         } else {
1950                 tp->set_speed = rtl8169_set_speed_xmii;
1951                 tp->get_settings = rtl8169_gset_xmii;
1952                 tp->phy_reset_enable = rtl8169_xmii_reset_enable;
1953                 tp->phy_reset_pending = rtl8169_xmii_reset_pending;
1954                 tp->link_ok = rtl8169_xmii_link_ok;
1955
1956                 dev->do_ioctl = rtl8169_ioctl;
1957         }
1958
1959         spin_lock_init(&tp->lock);
1960
1961         rtl_init_mac_address(tp, ioaddr);
1962
1963         /* Get MAC address */
1964         for (i = 0; i < MAC_ADDR_LEN; i++)
1965                 dev->dev_addr[i] = RTL_R8(MAC0 + i);
1966         memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1967
1968         dev->open = rtl8169_open;
1969         dev->hard_start_xmit = rtl8169_start_xmit;
1970         dev->get_stats = rtl8169_get_stats;
1971         SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
1972         dev->stop = rtl8169_close;
1973         dev->tx_timeout = rtl8169_tx_timeout;
1974         dev->set_multicast_list = rtl_set_rx_mode;
1975         dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
1976         dev->irq = pdev->irq;
1977         dev->base_addr = (unsigned long) ioaddr;
1978         dev->change_mtu = rtl8169_change_mtu;
1979         dev->set_mac_address = rtl_set_mac_address;
1980
1981         netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);
1982
1983 #ifdef CONFIG_R8169_VLAN
1984         dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
1985         dev->vlan_rx_register = rtl8169_vlan_rx_register;
1986 #endif
1987
1988 #ifdef CONFIG_NET_POLL_CONTROLLER
1989         dev->poll_controller = rtl8169_netpoll;
1990 #endif
1991
1992         tp->intr_mask = 0xffff;
1993         tp->mmio_addr = ioaddr;
1994         tp->align = cfg->align;
1995         tp->hw_start = cfg->hw_start;
1996         tp->intr_event = cfg->intr_event;
1997         tp->napi_event = cfg->napi_event;
1998
1999         init_timer(&tp->timer);
2000         tp->timer.data = (unsigned long) dev;
2001         tp->timer.function = rtl8169_phy_timer;
2002
2003         rc = register_netdev(dev);
2004         if (rc < 0)
2005                 goto err_out_msi_5;
2006
2007         pci_set_drvdata(pdev, dev);
2008
2009         if (netif_msg_probe(tp)) {
2010                 u32 xid = RTL_R32(TxConfig) & 0x7cf0f8ff;
2011
2012                 printk(KERN_INFO "%s: %s at 0x%lx, "
2013                        "%2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x, "
2014                        "XID %08x IRQ %d\n",
2015                        dev->name,
2016                        rtl_chip_info[tp->chipset].name,
2017                        dev->base_addr,
2018                        dev->dev_addr[0], dev->dev_addr[1],
2019                        dev->dev_addr[2], dev->dev_addr[3],
2020                        dev->dev_addr[4], dev->dev_addr[5], xid, dev->irq);
2021         }
2022
2023         rtl8169_init_phy(dev, tp);
2024         device_set_wakeup_enable(&pdev->dev, tp->features & RTL_FEATURE_WOL);
2025
2026 out:
2027         return rc;
2028
2029 err_out_msi_5:
2030         rtl_disable_msi(pdev, tp);
2031         iounmap(ioaddr);
2032 err_out_free_res_4:
2033         pci_release_regions(pdev);
2034 err_out_mwi_3:
2035         pci_clear_mwi(pdev);
2036 err_out_disable_2:
2037         pci_disable_device(pdev);
2038 err_out_free_dev_1:
2039         free_netdev(dev);
2040         goto out;
2041 }
2042
2043 static void __devexit rtl8169_remove_one(struct pci_dev *pdev)
2044 {
2045         struct net_device *dev = pci_get_drvdata(pdev);
2046         struct rtl8169_private *tp = netdev_priv(dev);
2047
2048         flush_scheduled_work();
2049
2050         unregister_netdev(dev);
2051         rtl_disable_msi(pdev, tp);
2052         rtl8169_release_board(pdev, dev, tp->mmio_addr);
2053         pci_set_drvdata(pdev, NULL);
2054 }
2055
2056 static void rtl8169_set_rxbufsize(struct rtl8169_private *tp,
2057                                   struct net_device *dev)
2058 {
2059         unsigned int mtu = dev->mtu;
2060
2061         tp->rx_buf_sz = (mtu > RX_BUF_SIZE) ? mtu + ETH_HLEN + 8 : RX_BUF_SIZE;
2062 }
2063
2064 static int rtl8169_open(struct net_device *dev)
2065 {
2066         struct rtl8169_private *tp = netdev_priv(dev);
2067         struct pci_dev *pdev = tp->pci_dev;
2068         int retval = -ENOMEM;
2069
2070
2071         rtl8169_set_rxbufsize(tp, dev);
2072
2073         /*
2074          * Rx and Tx desscriptors needs 256 bytes alignment.
2075          * pci_alloc_consistent provides more.
2076          */
2077         tp->TxDescArray = pci_alloc_consistent(pdev, R8169_TX_RING_BYTES,
2078                                                &tp->TxPhyAddr);
2079         if (!tp->TxDescArray)
2080                 goto out;
2081
2082         tp->RxDescArray = pci_alloc_consistent(pdev, R8169_RX_RING_BYTES,
2083                                                &tp->RxPhyAddr);
2084         if (!tp->RxDescArray)
2085                 goto err_free_tx_0;
2086
2087         retval = rtl8169_init_ring(dev);
2088         if (retval < 0)
2089                 goto err_free_rx_1;
2090
2091         INIT_DELAYED_WORK(&tp->task, NULL);
2092
2093         smp_mb();
2094
2095         retval = request_irq(dev->irq, rtl8169_interrupt,
2096                              (tp->features & RTL_FEATURE_MSI) ? 0 : IRQF_SHARED,
2097                              dev->name, dev);
2098         if (retval < 0)
2099                 goto err_release_ring_2;
2100
2101         napi_enable(&tp->napi);
2102
2103         rtl_hw_start(dev);
2104
2105         rtl8169_request_timer(dev);
2106
2107         rtl8169_check_link_status(dev, tp, tp->mmio_addr);
2108 out:
2109         return retval;
2110
2111 err_release_ring_2:
2112         rtl8169_rx_clear(tp);
2113 err_free_rx_1:
2114         pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
2115                             tp->RxPhyAddr);
2116 err_free_tx_0:
2117         pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
2118                             tp->TxPhyAddr);
2119         goto out;
2120 }
2121
2122 static void rtl8169_hw_reset(void __iomem *ioaddr)
2123 {
2124         /* Disable interrupts */
2125         rtl8169_irq_mask_and_ack(ioaddr);
2126
2127         /* Reset the chipset */
2128         RTL_W8(ChipCmd, CmdReset);
2129
2130         /* PCI commit */
2131         RTL_R8(ChipCmd);
2132 }
2133
2134 static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
2135 {
2136         void __iomem *ioaddr = tp->mmio_addr;
2137         u32 cfg = rtl8169_rx_config;
2138
2139         cfg |= (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
2140         RTL_W32(RxConfig, cfg);
2141
2142         /* Set DMA burst size and Interframe Gap Time */
2143         RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
2144                 (InterFrameGap << TxInterFrameGapShift));
2145 }
2146
2147 static void rtl_hw_start(struct net_device *dev)
2148 {
2149         struct rtl8169_private *tp = netdev_priv(dev);
2150         void __iomem *ioaddr = tp->mmio_addr;
2151         unsigned int i;
2152
2153         /* Soft reset the chip. */
2154         RTL_W8(ChipCmd, CmdReset);
2155
2156         /* Check that the chip has finished the reset. */
2157         for (i = 0; i < 100; i++) {
2158                 if ((RTL_R8(ChipCmd) & CmdReset) == 0)
2159                         break;
2160                 msleep_interruptible(1);
2161         }
2162
2163         tp->hw_start(dev);
2164
2165         netif_start_queue(dev);
2166 }
2167
2168
2169 static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp,
2170                                          void __iomem *ioaddr)
2171 {
2172         /*
2173          * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
2174          * register to be written before TxDescAddrLow to work.
2175          * Switching from MMIO to I/O access fixes the issue as well.
2176          */
2177         RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
2178         RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_32BIT_MASK);
2179         RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
2180         RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_32BIT_MASK);
2181 }
2182
2183 static u16 rtl_rw_cpluscmd(void __iomem *ioaddr)
2184 {
2185         u16 cmd;
2186
2187         cmd = RTL_R16(CPlusCmd);
2188         RTL_W16(CPlusCmd, cmd);
2189         return cmd;
2190 }
2191
2192 static void rtl_set_rx_max_size(void __iomem *ioaddr)
2193 {
2194         /* Low hurts. Let's disable the filtering. */
2195         RTL_W16(RxMaxSize, 16383);
2196 }
2197
2198 static void rtl8169_set_magic_reg(void __iomem *ioaddr, unsigned mac_version)
2199 {
2200         struct {
2201                 u32 mac_version;
2202                 u32 clk;
2203                 u32 val;
2204         } cfg2_info [] = {
2205                 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
2206                 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
2207                 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
2208                 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
2209         }, *p = cfg2_info;
2210         unsigned int i;
2211         u32 clk;
2212
2213         clk = RTL_R8(Config2) & PCI_Clock_66MHz;
2214         for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
2215                 if ((p->mac_version == mac_version) && (p->clk == clk)) {
2216                         RTL_W32(0x7c, p->val);
2217                         break;
2218                 }
2219         }
2220 }
2221
2222 static void rtl_hw_start_8169(struct net_device *dev)
2223 {
2224         struct rtl8169_private *tp = netdev_priv(dev);
2225         void __iomem *ioaddr = tp->mmio_addr;
2226         struct pci_dev *pdev = tp->pci_dev;
2227
2228         if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
2229                 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
2230                 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
2231         }
2232
2233         RTL_W8(Cfg9346, Cfg9346_Unlock);
2234         if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
2235             (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
2236             (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
2237             (tp->mac_version == RTL_GIGA_MAC_VER_04))
2238                 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
2239
2240         RTL_W8(EarlyTxThres, EarlyTxThld);
2241
2242         rtl_set_rx_max_size(ioaddr);
2243
2244         if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
2245             (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
2246             (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
2247             (tp->mac_version == RTL_GIGA_MAC_VER_04))
2248                 rtl_set_rx_tx_config_registers(tp);
2249
2250         tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
2251
2252         if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
2253             (tp->mac_version == RTL_GIGA_MAC_VER_03)) {
2254                 dprintk("Set MAC Reg C+CR Offset 0xE0. "
2255                         "Bit-3 and bit-14 MUST be 1\n");
2256                 tp->cp_cmd |= (1 << 14);
2257         }
2258
2259         RTL_W16(CPlusCmd, tp->cp_cmd);
2260
2261         rtl8169_set_magic_reg(ioaddr, tp->mac_version);
2262
2263         /*
2264          * Undocumented corner. Supposedly:
2265          * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
2266          */
2267         RTL_W16(IntrMitigate, 0x0000);
2268
2269         rtl_set_rx_tx_desc_registers(tp, ioaddr);
2270
2271         if ((tp->mac_version != RTL_GIGA_MAC_VER_01) &&
2272             (tp->mac_version != RTL_GIGA_MAC_VER_02) &&
2273             (tp->mac_version != RTL_GIGA_MAC_VER_03) &&
2274             (tp->mac_version != RTL_GIGA_MAC_VER_04)) {
2275                 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
2276                 rtl_set_rx_tx_config_registers(tp);
2277         }
2278
2279         RTL_W8(Cfg9346, Cfg9346_Lock);
2280
2281         /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
2282         RTL_R8(IntrMask);
2283
2284         RTL_W32(RxMissed, 0);
2285
2286         rtl_set_rx_mode(dev);
2287
2288         /* no early-rx interrupts */
2289         RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
2290
2291         /* Enable all known interrupts by setting the interrupt mask. */
2292         RTL_W16(IntrMask, tp->intr_event);
2293 }
2294
2295 static void rtl_tx_performance_tweak(struct pci_dev *pdev, u16 force)
2296 {
2297         struct net_device *dev = pci_get_drvdata(pdev);
2298         struct rtl8169_private *tp = netdev_priv(dev);
2299         int cap = tp->pcie_cap;
2300
2301         if (cap) {
2302                 u16 ctl;
2303
2304                 pci_read_config_word(pdev, cap + PCI_EXP_DEVCTL, &ctl);
2305                 ctl = (ctl & ~PCI_EXP_DEVCTL_READRQ) | force;
2306                 pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL, ctl);
2307         }
2308 }
2309
2310 static void rtl_csi_access_enable(void __iomem *ioaddr)
2311 {
2312         u32 csi;
2313
2314         csi = rtl_csi_read(ioaddr, 0x070c) & 0x00ffffff;
2315         rtl_csi_write(ioaddr, 0x070c, csi | 0x27000000);
2316 }
2317
2318 struct ephy_info {
2319         unsigned int offset;
2320         u16 mask;
2321         u16 bits;
2322 };
2323
2324 static void rtl_ephy_init(void __iomem *ioaddr, struct ephy_info *e, int len)
2325 {
2326         u16 w;
2327
2328         while (len-- > 0) {
2329                 w = (rtl_ephy_read(ioaddr, e->offset) & ~e->mask) | e->bits;
2330                 rtl_ephy_write(ioaddr, e->offset, w);
2331                 e++;
2332         }
2333 }
2334
2335 static void rtl_hw_start_8168(struct net_device *dev)
2336 {
2337         struct rtl8169_private *tp = netdev_priv(dev);
2338         void __iomem *ioaddr = tp->mmio_addr;
2339         struct pci_dev *pdev = tp->pci_dev;
2340
2341         RTL_W8(Cfg9346, Cfg9346_Unlock);
2342
2343         RTL_W8(EarlyTxThres, EarlyTxThld);
2344
2345         rtl_set_rx_max_size(ioaddr);
2346
2347         rtl_set_rx_tx_config_registers(tp);
2348
2349         tp->cp_cmd |= RTL_R16(CPlusCmd) | PktCntrDisable | INTT_1;
2350
2351         RTL_W16(CPlusCmd, tp->cp_cmd);
2352
2353         rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
2354
2355         RTL_W16(IntrMitigate, 0x5151);
2356
2357         /* Work around for RxFIFO overflow. */
2358         if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
2359                 tp->intr_event |= RxFIFOOver | PCSTimeout;
2360                 tp->intr_event &= ~RxOverflow;
2361         }
2362
2363         rtl_set_rx_tx_desc_registers(tp, ioaddr);
2364
2365         RTL_W8(Cfg9346, Cfg9346_Lock);
2366
2367         RTL_R8(IntrMask);
2368
2369         rtl_set_rx_mode(dev);
2370
2371         RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
2372
2373         RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
2374
2375         RTL_W16(IntrMask, tp->intr_event);
2376 }
2377
2378 #define R810X_CPCMD_QUIRK_MASK (\
2379         EnableBist | \
2380         Mac_dbgo_oe | \
2381         Force_half_dup | \
2382         Force_half_dup | \
2383         Force_txflow_en | \
2384         Cxpl_dbg_sel | \
2385         ASF | \
2386         PktCntrDisable | \
2387         PCIDAC | \
2388         PCIMulRW)
2389
2390 static void rtl_hw_start_8102e_1(void __iomem *ioaddr, struct pci_dev *pdev)
2391 {
2392         static struct ephy_info e_info_8102e_1[] = {
2393                 { 0x01, 0, 0x6e65 },
2394                 { 0x02, 0, 0x091f },
2395                 { 0x03, 0, 0xc2f9 },
2396                 { 0x06, 0, 0xafb5 },
2397                 { 0x07, 0, 0x0e00 },
2398                 { 0x19, 0, 0xec80 },
2399                 { 0x01, 0, 0x2e65 },
2400                 { 0x01, 0, 0x6e65 }
2401         };
2402         u8 cfg1;
2403
2404         rtl_csi_access_enable(ioaddr);
2405
2406         RTL_W8(DBG_REG, FIX_NAK_1);
2407
2408         rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
2409
2410         RTL_W8(Config1,
2411                LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
2412         RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
2413
2414         cfg1 = RTL_R8(Config1);
2415         if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
2416                 RTL_W8(Config1, cfg1 & ~LEDS0);
2417
2418         RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R810X_CPCMD_QUIRK_MASK);
2419
2420         rtl_ephy_init(ioaddr, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
2421 }
2422
2423 static void rtl_hw_start_8102e_2(void __iomem *ioaddr, struct pci_dev *pdev)
2424 {
2425         rtl_csi_access_enable(ioaddr);
2426
2427         rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
2428
2429         RTL_W8(Config1, MEMMAP | IOMAP | VPD | PMEnable);
2430         RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
2431
2432         RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R810X_CPCMD_QUIRK_MASK);
2433 }
2434
2435 static void rtl_hw_start_8102e_3(void __iomem *ioaddr, struct pci_dev *pdev)
2436 {
2437         rtl_hw_start_8102e_2(ioaddr, pdev);
2438
2439         rtl_ephy_write(ioaddr, 0x03, 0xc2f9);
2440 }
2441
2442 static void rtl_hw_start_8101(struct net_device *dev)
2443 {
2444         struct rtl8169_private *tp = netdev_priv(dev);
2445         void __iomem *ioaddr = tp->mmio_addr;
2446         struct pci_dev *pdev = tp->pci_dev;
2447
2448         if ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
2449             (tp->mac_version == RTL_GIGA_MAC_VER_16)) {
2450                 int cap = tp->pcie_cap;
2451
2452                 if (cap) {
2453                         pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL,
2454                                               PCI_EXP_DEVCTL_NOSNOOP_EN);
2455                 }
2456         }
2457
2458         switch (tp->mac_version) {
2459         case RTL_GIGA_MAC_VER_07:
2460                 rtl_hw_start_8102e_1(ioaddr, pdev);
2461                 break;
2462
2463         case RTL_GIGA_MAC_VER_08:
2464                 rtl_hw_start_8102e_3(ioaddr, pdev);
2465                 break;
2466
2467         case RTL_GIGA_MAC_VER_09:
2468                 rtl_hw_start_8102e_2(ioaddr, pdev);
2469                 break;
2470         }
2471
2472         RTL_W8(Cfg9346, Cfg9346_Unlock);
2473
2474         RTL_W8(EarlyTxThres, EarlyTxThld);
2475
2476         rtl_set_rx_max_size(ioaddr);
2477
2478         tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
2479
2480         RTL_W16(CPlusCmd, tp->cp_cmd);
2481
2482         RTL_W16(IntrMitigate, 0x0000);
2483
2484         rtl_set_rx_tx_desc_registers(tp, ioaddr);
2485
2486         RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
2487         rtl_set_rx_tx_config_registers(tp);
2488
2489         RTL_W8(Cfg9346, Cfg9346_Lock);
2490
2491         RTL_R8(IntrMask);
2492
2493         rtl_set_rx_mode(dev);
2494
2495         RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
2496
2497         RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
2498
2499         RTL_W16(IntrMask, tp->intr_event);
2500 }
2501
2502 static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
2503 {
2504         struct rtl8169_private *tp = netdev_priv(dev);
2505         int ret = 0;
2506
2507         if (new_mtu < ETH_ZLEN || new_mtu > SafeMtu)
2508                 return -EINVAL;
2509
2510         dev->mtu = new_mtu;
2511
2512         if (!netif_running(dev))
2513                 goto out;
2514
2515         rtl8169_down(dev);
2516
2517         rtl8169_set_rxbufsize(tp, dev);
2518
2519         ret = rtl8169_init_ring(dev);
2520         if (ret < 0)
2521                 goto out;
2522
2523         napi_enable(&tp->napi);
2524
2525         rtl_hw_start(dev);
2526
2527         rtl8169_request_timer(dev);
2528
2529 out:
2530         return ret;
2531 }
2532
2533 static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
2534 {
2535         desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
2536         desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
2537 }
2538
2539 static void rtl8169_free_rx_skb(struct rtl8169_private *tp,
2540                                 struct sk_buff **sk_buff, struct RxDesc *desc)
2541 {
2542         struct pci_dev *pdev = tp->pci_dev;
2543
2544         pci_unmap_single(pdev, le64_to_cpu(desc->addr), tp->rx_buf_sz,
2545                          PCI_DMA_FROMDEVICE);
2546         dev_kfree_skb(*sk_buff);
2547         *sk_buff = NULL;
2548         rtl8169_make_unusable_by_asic(desc);
2549 }
2550
2551 static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
2552 {
2553         u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
2554
2555         desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
2556 }
2557
2558 static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
2559                                        u32 rx_buf_sz)
2560 {
2561         desc->addr = cpu_to_le64(mapping);
2562         wmb();
2563         rtl8169_mark_to_asic(desc, rx_buf_sz);
2564 }
2565
2566 static struct sk_buff *rtl8169_alloc_rx_skb(struct pci_dev *pdev,
2567                                             struct net_device *dev,
2568                                             struct RxDesc *desc, int rx_buf_sz,
2569                                             unsigned int align)
2570 {
2571         struct sk_buff *skb;
2572         dma_addr_t mapping;
2573         unsigned int pad;
2574
2575         pad = align ? align : NET_IP_ALIGN;
2576
2577         skb = netdev_alloc_skb(dev, rx_buf_sz + pad);
2578         if (!skb)
2579                 goto err_out;
2580
2581         skb_reserve(skb, align ? ((pad - 1) & (unsigned long)skb->data) : pad);
2582
2583         mapping = pci_map_single(pdev, skb->data, rx_buf_sz,
2584                                  PCI_DMA_FROMDEVICE);
2585
2586         rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
2587 out:
2588         return skb;
2589
2590 err_out:
2591         rtl8169_make_unusable_by_asic(desc);
2592         goto out;
2593 }
2594
2595 static void rtl8169_rx_clear(struct rtl8169_private *tp)
2596 {
2597         unsigned int i;
2598
2599         for (i = 0; i < NUM_RX_DESC; i++) {
2600                 if (tp->Rx_skbuff[i]) {
2601                         rtl8169_free_rx_skb(tp, tp->Rx_skbuff + i,
2602                                             tp->RxDescArray + i);
2603                 }
2604         }
2605 }
2606
2607 static u32 rtl8169_rx_fill(struct rtl8169_private *tp, struct net_device *dev,
2608                            u32 start, u32 end)
2609 {
2610         u32 cur;
2611
2612         for (cur = start; end - cur != 0; cur++) {
2613                 struct sk_buff *skb;
2614                 unsigned int i = cur % NUM_RX_DESC;
2615
2616                 WARN_ON((s32)(end - cur) < 0);
2617
2618                 if (tp->Rx_skbuff[i])
2619                         continue;
2620
2621                 skb = rtl8169_alloc_rx_skb(tp->pci_dev, dev,
2622                                            tp->RxDescArray + i,
2623                                            tp->rx_buf_sz, tp->align);
2624                 if (!skb)
2625                         break;
2626
2627                 tp->Rx_skbuff[i] = skb;
2628         }
2629         return cur - start;
2630 }
2631
2632 static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
2633 {
2634         desc->opts1 |= cpu_to_le32(RingEnd);
2635 }
2636
2637 static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
2638 {
2639         tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
2640 }
2641
2642 static int rtl8169_init_ring(struct net_device *dev)
2643 {
2644         struct rtl8169_private *tp = netdev_priv(dev);
2645
2646         rtl8169_init_ring_indexes(tp);
2647
2648         memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
2649         memset(tp->Rx_skbuff, 0x0, NUM_RX_DESC * sizeof(struct sk_buff *));
2650
2651         if (rtl8169_rx_fill(tp, dev, 0, NUM_RX_DESC) != NUM_RX_DESC)
2652                 goto err_out;
2653
2654         rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
2655
2656         return 0;
2657
2658 err_out:
2659         rtl8169_rx_clear(tp);
2660         return -ENOMEM;
2661 }
2662
2663 static void rtl8169_unmap_tx_skb(struct pci_dev *pdev, struct ring_info *tx_skb,
2664                                  struct TxDesc *desc)
2665 {
2666         unsigned int len = tx_skb->len;
2667
2668         pci_unmap_single(pdev, le64_to_cpu(desc->addr), len, PCI_DMA_TODEVICE);
2669         desc->opts1 = 0x00;
2670         desc->opts2 = 0x00;
2671         desc->addr = 0x00;
2672         tx_skb->len = 0;
2673 }
2674
2675 static void rtl8169_tx_clear(struct rtl8169_private *tp)
2676 {
2677         unsigned int i;
2678
2679         for (i = tp->dirty_tx; i < tp->dirty_tx + NUM_TX_DESC; i++) {
2680                 unsigned int entry = i % NUM_TX_DESC;
2681                 struct ring_info *tx_skb = tp->tx_skb + entry;
2682                 unsigned int len = tx_skb->len;
2683
2684                 if (len) {
2685                         struct sk_buff *skb = tx_skb->skb;
2686
2687                         rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb,
2688                                              tp->TxDescArray + entry);
2689                         if (skb) {
2690                                 dev_kfree_skb(skb);
2691                                 tx_skb->skb = NULL;
2692                         }
2693                         tp->dev->stats.tx_dropped++;
2694                 }
2695         }
2696         tp->cur_tx = tp->dirty_tx = 0;
2697 }
2698
2699 static void rtl8169_schedule_work(struct net_device *dev, work_func_t task)
2700 {
2701         struct rtl8169_private *tp = netdev_priv(dev);
2702
2703         PREPARE_DELAYED_WORK(&tp->task, task);
2704         schedule_delayed_work(&tp->task, 4);
2705 }
2706
2707 static void rtl8169_wait_for_quiescence(struct net_device *dev)
2708 {
2709         struct rtl8169_private *tp = netdev_priv(dev);
2710         void __iomem *ioaddr = tp->mmio_addr;
2711
2712         synchronize_irq(dev->irq);
2713
2714         /* Wait for any pending NAPI task to complete */
2715         napi_disable(&tp->napi);
2716
2717         rtl8169_irq_mask_and_ack(ioaddr);
2718
2719         tp->intr_mask = 0xffff;
2720         RTL_W16(IntrMask, tp->intr_event);
2721         napi_enable(&tp->napi);
2722 }
2723
2724 static void rtl8169_reinit_task(struct work_struct *work)
2725 {
2726         struct rtl8169_private *tp =
2727                 container_of(work, struct rtl8169_private, task.work);
2728         struct net_device *dev = tp->dev;
2729         int ret;
2730
2731         rtnl_lock();
2732
2733         if (!netif_running(dev))
2734                 goto out_unlock;
2735
2736         rtl8169_wait_for_quiescence(dev);
2737         rtl8169_close(dev);
2738
2739         ret = rtl8169_open(dev);
2740         if (unlikely(ret < 0)) {
2741                 if (net_ratelimit() && netif_msg_drv(tp)) {
2742                         printk(KERN_ERR PFX "%s: reinit failure (status = %d)."
2743                                " Rescheduling.\n", dev->name, ret);
2744                 }
2745                 rtl8169_schedule_work(dev, rtl8169_reinit_task);
2746         }
2747
2748 out_unlock:
2749         rtnl_unlock();
2750 }
2751
2752 static void rtl8169_reset_task(struct work_struct *work)
2753 {
2754         struct rtl8169_private *tp =
2755                 container_of(work, struct rtl8169_private, task.work);
2756         struct net_device *dev = tp->dev;
2757
2758         rtnl_lock();
2759
2760         if (!netif_running(dev))
2761                 goto out_unlock;
2762
2763         rtl8169_wait_for_quiescence(dev);
2764
2765         rtl8169_rx_interrupt(dev, tp, tp->mmio_addr, ~(u32)0);
2766         rtl8169_tx_clear(tp);
2767
2768         if (tp->dirty_rx == tp->cur_rx) {
2769                 rtl8169_init_ring_indexes(tp);
2770                 rtl_hw_start(dev);
2771                 netif_wake_queue(dev);
2772                 rtl8169_check_link_status(dev, tp, tp->mmio_addr);
2773         } else {
2774                 if (net_ratelimit() && netif_msg_intr(tp)) {
2775                         printk(KERN_EMERG PFX "%s: Rx buffers shortage\n",
2776                                dev->name);
2777                 }
2778                 rtl8169_schedule_work(dev, rtl8169_reset_task);
2779         }
2780
2781 out_unlock:
2782         rtnl_unlock();
2783 }
2784
2785 static void rtl8169_tx_timeout(struct net_device *dev)
2786 {
2787         struct rtl8169_private *tp = netdev_priv(dev);
2788
2789         rtl8169_hw_reset(tp->mmio_addr);
2790
2791         /* Let's wait a bit while any (async) irq lands on */
2792         rtl8169_schedule_work(dev, rtl8169_reset_task);
2793 }
2794
2795 static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
2796                               u32 opts1)
2797 {
2798         struct skb_shared_info *info = skb_shinfo(skb);
2799         unsigned int cur_frag, entry;
2800         struct TxDesc * uninitialized_var(txd);
2801
2802         entry = tp->cur_tx;
2803         for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
2804                 skb_frag_t *frag = info->frags + cur_frag;
2805                 dma_addr_t mapping;
2806                 u32 status, len;
2807                 void *addr;
2808
2809                 entry = (entry + 1) % NUM_TX_DESC;
2810
2811                 txd = tp->TxDescArray + entry;
2812                 len = frag->size;
2813                 addr = ((void *) page_address(frag->page)) + frag->page_offset;
2814                 mapping = pci_map_single(tp->pci_dev, addr, len, PCI_DMA_TODEVICE);
2815
2816                 /* anti gcc 2.95.3 bugware (sic) */
2817                 status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
2818
2819                 txd->opts1 = cpu_to_le32(status);
2820                 txd->addr = cpu_to_le64(mapping);
2821
2822                 tp->tx_skb[entry].len = len;
2823         }
2824
2825         if (cur_frag) {
2826                 tp->tx_skb[entry].skb = skb;
2827                 txd->opts1 |= cpu_to_le32(LastFrag);
2828         }
2829
2830         return cur_frag;
2831 }
2832
2833 static inline u32 rtl8169_tso_csum(struct sk_buff *skb, struct net_device *dev)
2834 {
2835         if (dev->features & NETIF_F_TSO) {
2836                 u32 mss = skb_shinfo(skb)->gso_size;
2837
2838                 if (mss)
2839                         return LargeSend | ((mss & MSSMask) << MSSShift);
2840         }
2841         if (skb->ip_summed == CHECKSUM_PARTIAL) {
2842                 const struct iphdr *ip = ip_hdr(skb);
2843
2844                 if (ip->protocol == IPPROTO_TCP)
2845                         return IPCS | TCPCS;
2846                 else if (ip->protocol == IPPROTO_UDP)
2847                         return IPCS | UDPCS;
2848                 WARN_ON(1);     /* we need a WARN() */
2849         }
2850         return 0;
2851 }
2852
2853 static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev)
2854 {
2855         struct rtl8169_private *tp = netdev_priv(dev);
2856         unsigned int frags, entry = tp->cur_tx % NUM_TX_DESC;
2857         struct TxDesc *txd = tp->TxDescArray + entry;
2858         void __iomem *ioaddr = tp->mmio_addr;
2859         dma_addr_t mapping;
2860         u32 status, len;
2861         u32 opts1;
2862         int ret = NETDEV_TX_OK;
2863
2864         if (unlikely(TX_BUFFS_AVAIL(tp) < skb_shinfo(skb)->nr_frags)) {
2865                 if (netif_msg_drv(tp)) {
2866                         printk(KERN_ERR
2867                                "%s: BUG! Tx Ring full when queue awake!\n",
2868                                dev->name);
2869                 }
2870                 goto err_stop;
2871         }
2872
2873         if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
2874                 goto err_stop;
2875
2876         opts1 = DescOwn | rtl8169_tso_csum(skb, dev);
2877
2878         frags = rtl8169_xmit_frags(tp, skb, opts1);
2879         if (frags) {
2880                 len = skb_headlen(skb);
2881                 opts1 |= FirstFrag;
2882         } else {
2883                 len = skb->len;
2884
2885                 if (unlikely(len < ETH_ZLEN)) {
2886                         if (skb_padto(skb, ETH_ZLEN))
2887                                 goto err_update_stats;
2888                         len = ETH_ZLEN;
2889                 }
2890
2891                 opts1 |= FirstFrag | LastFrag;
2892                 tp->tx_skb[entry].skb = skb;
2893         }
2894
2895         mapping = pci_map_single(tp->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
2896
2897         tp->tx_skb[entry].len = len;
2898         txd->addr = cpu_to_le64(mapping);
2899         txd->opts2 = cpu_to_le32(rtl8169_tx_vlan_tag(tp, skb));
2900
2901         wmb();
2902
2903         /* anti gcc 2.95.3 bugware (sic) */
2904         status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
2905         txd->opts1 = cpu_to_le32(status);
2906
2907         dev->trans_start = jiffies;
2908
2909         tp->cur_tx += frags + 1;
2910
2911         smp_wmb();
2912
2913         RTL_W8(TxPoll, NPQ);    /* set polling bit */
2914
2915         if (TX_BUFFS_AVAIL(tp) < MAX_SKB_FRAGS) {
2916                 netif_stop_queue(dev);
2917                 smp_rmb();
2918                 if (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)
2919                         netif_wake_queue(dev);
2920         }
2921
2922 out:
2923         return ret;
2924
2925 err_stop:
2926         netif_stop_queue(dev);
2927         ret = NETDEV_TX_BUSY;
2928 err_update_stats:
2929         dev->stats.tx_dropped++;
2930         goto out;
2931 }
2932
2933 static void rtl8169_pcierr_interrupt(struct net_device *dev)
2934 {
2935         struct rtl8169_private *tp = netdev_priv(dev);
2936         struct pci_dev *pdev = tp->pci_dev;
2937         void __iomem *ioaddr = tp->mmio_addr;
2938         u16 pci_status, pci_cmd;
2939
2940         pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2941         pci_read_config_word(pdev, PCI_STATUS, &pci_status);
2942
2943         if (netif_msg_intr(tp)) {
2944                 printk(KERN_ERR
2945                        "%s: PCI error (cmd = 0x%04x, status = 0x%04x).\n",
2946                        dev->name, pci_cmd, pci_status);
2947         }
2948
2949         /*
2950          * The recovery sequence below admits a very elaborated explanation:
2951          * - it seems to work;
2952          * - I did not see what else could be done;
2953          * - it makes iop3xx happy.
2954          *
2955          * Feel free to adjust to your needs.
2956          */
2957         if (pdev->broken_parity_status)
2958                 pci_cmd &= ~PCI_COMMAND_PARITY;
2959         else
2960                 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
2961
2962         pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
2963
2964         pci_write_config_word(pdev, PCI_STATUS,
2965                 pci_status & (PCI_STATUS_DETECTED_PARITY |
2966                 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
2967                 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
2968
2969         /* The infamous DAC f*ckup only happens at boot time */
2970         if ((tp->cp_cmd & PCIDAC) && !tp->dirty_rx && !tp->cur_rx) {
2971                 if (netif_msg_intr(tp))
2972                         printk(KERN_INFO "%s: disabling PCI DAC.\n", dev->name);
2973                 tp->cp_cmd &= ~PCIDAC;
2974                 RTL_W16(CPlusCmd, tp->cp_cmd);
2975                 dev->features &= ~NETIF_F_HIGHDMA;
2976         }
2977
2978         rtl8169_hw_reset(ioaddr);
2979
2980         rtl8169_schedule_work(dev, rtl8169_reinit_task);
2981 }
2982
2983 static void rtl8169_tx_interrupt(struct net_device *dev,
2984                                  struct rtl8169_private *tp,
2985                                  void __iomem *ioaddr)
2986 {
2987         unsigned int dirty_tx, tx_left;
2988
2989         dirty_tx = tp->dirty_tx;
2990         smp_rmb();
2991         tx_left = tp->cur_tx - dirty_tx;
2992
2993         while (tx_left > 0) {
2994                 unsigned int entry = dirty_tx % NUM_TX_DESC;
2995                 struct ring_info *tx_skb = tp->tx_skb + entry;
2996                 u32 len = tx_skb->len;
2997                 u32 status;
2998
2999                 rmb();
3000                 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
3001                 if (status & DescOwn)
3002                         break;
3003
3004                 dev->stats.tx_bytes += len;
3005                 dev->stats.tx_packets++;
3006
3007                 rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb, tp->TxDescArray + entry);
3008
3009                 if (status & LastFrag) {
3010                         dev_kfree_skb_irq(tx_skb->skb);
3011                         tx_skb->skb = NULL;
3012                 }
3013                 dirty_tx++;
3014                 tx_left--;
3015         }
3016
3017         if (tp->dirty_tx != dirty_tx) {
3018                 tp->dirty_tx = dirty_tx;
3019                 smp_wmb();
3020                 if (netif_queue_stopped(dev) &&
3021                     (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)) {
3022                         netif_wake_queue(dev);
3023                 }
3024                 /*
3025                  * 8168 hack: TxPoll requests are lost when the Tx packets are
3026                  * too close. Let's kick an extra TxPoll request when a burst
3027                  * of start_xmit activity is detected (if it is not detected,
3028                  * it is slow enough). -- FR
3029                  */
3030                 smp_rmb();
3031                 if (tp->cur_tx != dirty_tx)
3032                         RTL_W8(TxPoll, NPQ);
3033         }
3034 }
3035
3036 static inline int rtl8169_fragmented_frame(u32 status)
3037 {
3038         return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
3039 }
3040
3041 static inline void rtl8169_rx_csum(struct sk_buff *skb, struct RxDesc *desc)
3042 {
3043         u32 opts1 = le32_to_cpu(desc->opts1);
3044         u32 status = opts1 & RxProtoMask;
3045
3046         if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
3047             ((status == RxProtoUDP) && !(opts1 & UDPFail)) ||
3048             ((status == RxProtoIP) && !(opts1 & IPFail)))
3049                 skb->ip_summed = CHECKSUM_UNNECESSARY;
3050         else
3051                 skb->ip_summed = CHECKSUM_NONE;
3052 }
3053
3054 static inline bool rtl8169_try_rx_copy(struct sk_buff **sk_buff,
3055                                        struct rtl8169_private *tp, int pkt_size,
3056                                        dma_addr_t addr)
3057 {
3058         struct sk_buff *skb;
3059         bool done = false;
3060
3061         if (pkt_size >= rx_copybreak)
3062                 goto out;
3063
3064         skb = netdev_alloc_skb(tp->dev, pkt_size + NET_IP_ALIGN);
3065         if (!skb)
3066                 goto out;
3067
3068         pci_dma_sync_single_for_cpu(tp->pci_dev, addr, pkt_size,
3069                                     PCI_DMA_FROMDEVICE);
3070         skb_reserve(skb, NET_IP_ALIGN);
3071         skb_copy_from_linear_data(*sk_buff, skb->data, pkt_size);
3072         *sk_buff = skb;
3073         done = true;
3074 out:
3075         return done;
3076 }
3077
3078 static int rtl8169_rx_interrupt(struct net_device *dev,
3079                                 struct rtl8169_private *tp,
3080                                 void __iomem *ioaddr, u32 budget)
3081 {
3082         unsigned int cur_rx, rx_left;
3083         unsigned int delta, count;
3084
3085         cur_rx = tp->cur_rx;
3086         rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
3087         rx_left = min(rx_left, budget);
3088
3089         for (; rx_left > 0; rx_left--, cur_rx++) {
3090                 unsigned int entry = cur_rx % NUM_RX_DESC;
3091                 struct RxDesc *desc = tp->RxDescArray + entry;
3092                 u32 status;
3093
3094                 rmb();
3095                 status = le32_to_cpu(desc->opts1);
3096
3097                 if (status & DescOwn)
3098                         break;
3099                 if (unlikely(status & RxRES)) {
3100                         if (netif_msg_rx_err(tp)) {
3101                                 printk(KERN_INFO
3102                                        "%s: Rx ERROR. status = %08x\n",
3103                                        dev->name, status);
3104                         }
3105                         dev->stats.rx_errors++;
3106                         if (status & (RxRWT | RxRUNT))
3107                                 dev->stats.rx_length_errors++;
3108                         if (status & RxCRC)
3109                                 dev->stats.rx_crc_errors++;
3110                         if (status & RxFOVF) {
3111                                 rtl8169_schedule_work(dev, rtl8169_reset_task);
3112                                 dev->stats.rx_fifo_errors++;
3113                         }
3114                         rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
3115                 } else {
3116                         struct sk_buff *skb = tp->Rx_skbuff[entry];
3117                         dma_addr_t addr = le64_to_cpu(desc->addr);
3118                         int pkt_size = (status & 0x00001FFF) - 4;
3119                         struct pci_dev *pdev = tp->pci_dev;
3120
3121                         /*
3122                          * The driver does not support incoming fragmented
3123                          * frames. They are seen as a symptom of over-mtu
3124                          * sized frames.
3125                          */
3126                         if (unlikely(rtl8169_fragmented_frame(status))) {
3127                                 dev->stats.rx_dropped++;
3128                                 dev->stats.rx_length_errors++;
3129                                 rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
3130                                 continue;
3131                         }
3132
3133                         rtl8169_rx_csum(skb, desc);
3134
3135                         if (rtl8169_try_rx_copy(&skb, tp, pkt_size, addr)) {
3136                                 pci_dma_sync_single_for_device(pdev, addr,
3137                                         pkt_size, PCI_DMA_FROMDEVICE);
3138                                 rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
3139                         } else {
3140                                 pci_unmap_single(pdev, addr, tp->rx_buf_sz,
3141                                                  PCI_DMA_FROMDEVICE);
3142                                 tp->Rx_skbuff[entry] = NULL;
3143                         }
3144
3145                         skb_put(skb, pkt_size);
3146                         skb->protocol = eth_type_trans(skb, dev);
3147
3148                         if (rtl8169_rx_vlan_skb(tp, desc, skb) < 0)
3149                                 netif_receive_skb(skb);
3150
3151                         dev->last_rx = jiffies;
3152                         dev->stats.rx_bytes += pkt_size;
3153                         dev->stats.rx_packets++;
3154                 }
3155
3156                 /* Work around for AMD plateform. */
3157                 if ((desc->opts2 & cpu_to_le32(0xfffe000)) &&
3158                     (tp->mac_version == RTL_GIGA_MAC_VER_05)) {
3159                         desc->opts2 = 0;
3160                         cur_rx++;
3161                 }
3162         }
3163
3164         count = cur_rx - tp->cur_rx;
3165         tp->cur_rx = cur_rx;
3166
3167         delta = rtl8169_rx_fill(tp, dev, tp->dirty_rx, tp->cur_rx);
3168         if (!delta && count && netif_msg_intr(tp))
3169                 printk(KERN_INFO "%s: no Rx buffer allocated\n", dev->name);
3170         tp->dirty_rx += delta;
3171
3172         /*
3173          * FIXME: until there is periodic timer to try and refill the ring,
3174          * a temporary shortage may definitely kill the Rx process.
3175          * - disable the asic to try and avoid an overflow and kick it again
3176          *   after refill ?
3177          * - how do others driver handle this condition (Uh oh...).
3178          */
3179         if ((tp->dirty_rx + NUM_RX_DESC == tp->cur_rx) && netif_msg_intr(tp))
3180                 printk(KERN_EMERG "%s: Rx buffers exhausted\n", dev->name);
3181
3182         return count;
3183 }
3184
3185 static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
3186 {
3187         struct net_device *dev = dev_instance;
3188         struct rtl8169_private *tp = netdev_priv(dev);
3189         void __iomem *ioaddr = tp->mmio_addr;
3190         int handled = 0;
3191         int status;
3192
3193         status = RTL_R16(IntrStatus);
3194
3195         /* hotplug/major error/no more work/shared irq */
3196         if ((status == 0xffff) || !status)
3197                 goto out;
3198
3199         handled = 1;
3200
3201         if (unlikely(!netif_running(dev))) {
3202                 rtl8169_asic_down(ioaddr);
3203                 goto out;
3204         }
3205
3206         status &= tp->intr_mask;
3207         RTL_W16(IntrStatus,
3208                 (status & RxFIFOOver) ? (status | RxOverflow) : status);
3209
3210         if (!(status & tp->intr_event))
3211                 goto out;
3212
3213         /* Work around for rx fifo overflow */
3214         if (unlikely(status & RxFIFOOver) &&
3215             (tp->mac_version == RTL_GIGA_MAC_VER_11)) {
3216                 netif_stop_queue(dev);
3217                 rtl8169_tx_timeout(dev);
3218                 goto out;
3219         }
3220
3221         if (unlikely(status & SYSErr)) {
3222                 rtl8169_pcierr_interrupt(dev);
3223                 goto out;
3224         }
3225
3226         if (status & LinkChg)
3227                 rtl8169_check_link_status(dev, tp, ioaddr);
3228
3229         if (status & tp->napi_event) {
3230                 RTL_W16(IntrMask, tp->intr_event & ~tp->napi_event);
3231                 tp->intr_mask = ~tp->napi_event;
3232
3233                 if (likely(netif_rx_schedule_prep(dev, &tp->napi)))
3234                         __netif_rx_schedule(dev, &tp->napi);
3235                 else if (netif_msg_intr(tp)) {
3236                         printk(KERN_INFO "%s: interrupt %04x in poll\n",
3237                                dev->name, status);
3238                 }
3239         }
3240 out:
3241         return IRQ_RETVAL(handled);
3242 }
3243
3244 static int rtl8169_poll(struct napi_struct *napi, int budget)
3245 {
3246         struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
3247         struct net_device *dev = tp->dev;
3248         void __iomem *ioaddr = tp->mmio_addr;
3249         int work_done;
3250
3251         work_done = rtl8169_rx_interrupt(dev, tp, ioaddr, (u32) budget);
3252         rtl8169_tx_interrupt(dev, tp, ioaddr);
3253
3254         if (work_done < budget) {
3255                 netif_rx_complete(dev, napi);
3256                 tp->intr_mask = 0xffff;
3257                 /*
3258                  * 20040426: the barrier is not strictly required but the
3259                  * behavior of the irq handler could be less predictable
3260                  * without it. Btw, the lack of flush for the posted pci
3261                  * write is safe - FR
3262                  */
3263                 smp_wmb();
3264                 RTL_W16(IntrMask, tp->intr_event);
3265         }
3266
3267         return work_done;
3268 }
3269
3270 static void rtl8169_rx_missed(struct net_device *dev, void __iomem *ioaddr)
3271 {
3272         struct rtl8169_private *tp = netdev_priv(dev);
3273
3274         if (tp->mac_version > RTL_GIGA_MAC_VER_06)
3275                 return;
3276
3277         dev->stats.rx_missed_errors += (RTL_R32(RxMissed) & 0xffffff);
3278         RTL_W32(RxMissed, 0);
3279 }
3280
3281 static void rtl8169_down(struct net_device *dev)
3282 {
3283         struct rtl8169_private *tp = netdev_priv(dev);
3284         void __iomem *ioaddr = tp->mmio_addr;
3285         unsigned int intrmask;
3286
3287         rtl8169_delete_timer(dev);
3288
3289         netif_stop_queue(dev);
3290
3291         napi_disable(&tp->napi);
3292
3293 core_down:
3294         spin_lock_irq(&tp->lock);
3295
3296         rtl8169_asic_down(ioaddr);
3297
3298         rtl8169_rx_missed(dev, ioaddr);
3299
3300         spin_unlock_irq(&tp->lock);
3301
3302         synchronize_irq(dev->irq);
3303
3304         /* Give a racing hard_start_xmit a few cycles to complete. */
3305         synchronize_sched();  /* FIXME: should this be synchronize_irq()? */
3306
3307         /*
3308          * And now for the 50k$ question: are IRQ disabled or not ?
3309          *
3310          * Two paths lead here:
3311          * 1) dev->close
3312          *    -> netif_running() is available to sync the current code and the
3313          *       IRQ handler. See rtl8169_interrupt for details.
3314          * 2) dev->change_mtu
3315          *    -> rtl8169_poll can not be issued again and re-enable the
3316          *       interruptions. Let's simply issue the IRQ down sequence again.
3317          *
3318          * No loop if hotpluged or major error (0xffff).
3319          */
3320         intrmask = RTL_R16(IntrMask);
3321         if (intrmask && (intrmask != 0xffff))
3322                 goto core_down;
3323
3324         rtl8169_tx_clear(tp);
3325
3326         rtl8169_rx_clear(tp);
3327 }
3328
3329 static int rtl8169_close(struct net_device *dev)
3330 {
3331         struct rtl8169_private *tp = netdev_priv(dev);
3332         struct pci_dev *pdev = tp->pci_dev;
3333
3334         rtl8169_down(dev);
3335
3336         free_irq(dev->irq, dev);
3337
3338         pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
3339                             tp->RxPhyAddr);
3340         pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
3341                             tp->TxPhyAddr);
3342         tp->TxDescArray = NULL;
3343         tp->RxDescArray = NULL;
3344
3345         return 0;
3346 }
3347
3348 static void rtl_set_rx_mode(struct net_device *dev)
3349 {
3350         struct rtl8169_private *tp = netdev_priv(dev);
3351         void __iomem *ioaddr = tp->mmio_addr;
3352         unsigned long flags;
3353         u32 mc_filter[2];       /* Multicast hash filter */
3354         int rx_mode;
3355         u32 tmp = 0;
3356
3357         if (dev->flags & IFF_PROMISC) {
3358                 /* Unconditionally log net taps. */
3359                 if (netif_msg_link(tp)) {
3360                         printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n",
3361                                dev->name);
3362                 }
3363                 rx_mode =
3364                     AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
3365                     AcceptAllPhys;
3366                 mc_filter[1] = mc_filter[0] = 0xffffffff;
3367         } else if ((dev->mc_count > multicast_filter_limit)
3368                    || (dev->flags & IFF_ALLMULTI)) {
3369                 /* Too many to filter perfectly -- accept all multicasts. */
3370                 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
3371                 mc_filter[1] = mc_filter[0] = 0xffffffff;
3372         } else {
3373                 struct dev_mc_list *mclist;
3374                 unsigned int i;
3375
3376                 rx_mode = AcceptBroadcast | AcceptMyPhys;
3377                 mc_filter[1] = mc_filter[0] = 0;
3378                 for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
3379                      i++, mclist = mclist->next) {
3380                         int bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26;
3381                         mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
3382                         rx_mode |= AcceptMulticast;
3383                 }
3384         }
3385
3386         spin_lock_irqsave(&tp->lock, flags);
3387
3388         tmp = rtl8169_rx_config | rx_mode |
3389               (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
3390
3391         if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
3392                 u32 data = mc_filter[0];
3393
3394                 mc_filter[0] = swab32(mc_filter[1]);
3395                 mc_filter[1] = swab32(data);
3396         }
3397
3398         RTL_W32(MAR0 + 0, mc_filter[0]);
3399         RTL_W32(MAR0 + 4, mc_filter[1]);
3400
3401         RTL_W32(RxConfig, tmp);
3402
3403         spin_unlock_irqrestore(&tp->lock, flags);
3404 }
3405
3406 /**
3407  *  rtl8169_get_stats - Get rtl8169 read/write statistics
3408  *  @dev: The Ethernet Device to get statistics for
3409  *
3410  *  Get TX/RX statistics for rtl8169
3411  */
3412 static struct net_device_stats *rtl8169_get_stats(struct net_device *dev)
3413 {
3414         struct rtl8169_private *tp = netdev_priv(dev);
3415         void __iomem *ioaddr = tp->mmio_addr;
3416         unsigned long flags;
3417
3418         if (netif_running(dev)) {
3419                 spin_lock_irqsave(&tp->lock, flags);
3420                 rtl8169_rx_missed(dev, ioaddr);
3421                 spin_unlock_irqrestore(&tp->lock, flags);
3422         }
3423
3424         return &dev->stats;
3425 }
3426
3427 #ifdef CONFIG_PM
3428
3429 static int rtl8169_suspend(struct pci_dev *pdev, pm_message_t state)
3430 {
3431         struct net_device *dev = pci_get_drvdata(pdev);
3432         struct rtl8169_private *tp = netdev_priv(dev);
3433         void __iomem *ioaddr = tp->mmio_addr;
3434
3435         if (!netif_running(dev))
3436                 goto out_pci_suspend;
3437
3438         netif_device_detach(dev);
3439         netif_stop_queue(dev);
3440
3441         spin_lock_irq(&tp->lock);
3442
3443         rtl8169_asic_down(ioaddr);
3444
3445         rtl8169_rx_missed(dev, ioaddr);
3446
3447         spin_unlock_irq(&tp->lock);
3448
3449 out_pci_suspend:
3450         pci_save_state(pdev);
3451         pci_enable_wake(pdev, pci_choose_state(pdev, state),
3452                 (tp->features & RTL_FEATURE_WOL) ? 1 : 0);
3453         pci_set_power_state(pdev, pci_choose_state(pdev, state));
3454
3455         return 0;
3456 }
3457
3458 static int rtl8169_resume(struct pci_dev *pdev)
3459 {
3460         struct net_device *dev = pci_get_drvdata(pdev);
3461
3462         pci_set_power_state(pdev, PCI_D0);
3463         pci_restore_state(pdev);
3464         pci_enable_wake(pdev, PCI_D0, 0);
3465
3466         if (!netif_running(dev))
3467                 goto out;
3468
3469         netif_device_attach(dev);
3470
3471         rtl8169_schedule_work(dev, rtl8169_reset_task);
3472 out:
3473         return 0;
3474 }
3475
3476 #endif /* CONFIG_PM */
3477
3478 static struct pci_driver rtl8169_pci_driver = {
3479         .name           = MODULENAME,
3480         .id_table       = rtl8169_pci_tbl,
3481         .probe          = rtl8169_init_one,
3482         .remove         = __devexit_p(rtl8169_remove_one),
3483 #ifdef CONFIG_PM
3484         .suspend        = rtl8169_suspend,
3485         .resume         = rtl8169_resume,
3486 #endif
3487 };
3488
3489 static int __init rtl8169_init_module(void)
3490 {
3491         return pci_register_driver(&rtl8169_pci_driver);
3492 }
3493
3494 static void __exit rtl8169_cleanup_module(void)
3495 {
3496         pci_unregister_driver(&rtl8169_pci_driver);
3497 }
3498
3499 module_init(rtl8169_init_module);
3500 module_exit(rtl8169_cleanup_module);