net: convert multiple drivers to use netdev_for_each_mc_addr, part5 V2
[safe/jmp/linux-2.6] / drivers / net / myri10ge / myri10ge.c
1 /*************************************************************************
2  * myri10ge.c: Myricom Myri-10G Ethernet driver.
3  *
4  * Copyright (C) 2005 - 2009 Myricom, Inc.
5  * All rights reserved.
6  *
7  * Redistribution and use in source and binary forms, with or without
8  * modification, are permitted provided that the following conditions
9  * are met:
10  * 1. Redistributions of source code must retain the above copyright
11  *    notice, this list of conditions and the following disclaimer.
12  * 2. Redistributions in binary form must reproduce the above copyright
13  *    notice, this list of conditions and the following disclaimer in the
14  *    documentation and/or other materials provided with the distribution.
15  * 3. Neither the name of Myricom, Inc. nor the names of its contributors
16  *    may be used to endorse or promote products derived from this software
17  *    without specific prior written permission.
18  *
19  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22  * ARE DISCLAIMED.  IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
23  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29  * POSSIBILITY OF SUCH DAMAGE.
30  *
31  *
32  * If the eeprom on your board is not recent enough, you will need to get a
33  * newer firmware image at:
34  *   http://www.myri.com/scs/download-Myri10GE.html
35  *
36  * Contact Information:
37  *   <help@myri.com>
38  *   Myricom, Inc., 325N Santa Anita Avenue, Arcadia, CA 91006
39  *************************************************************************/
40
41 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
42
43 #include <linux/tcp.h>
44 #include <linux/netdevice.h>
45 #include <linux/skbuff.h>
46 #include <linux/string.h>
47 #include <linux/module.h>
48 #include <linux/pci.h>
49 #include <linux/dma-mapping.h>
50 #include <linux/etherdevice.h>
51 #include <linux/if_ether.h>
52 #include <linux/if_vlan.h>
53 #include <linux/inet_lro.h>
54 #include <linux/dca.h>
55 #include <linux/ip.h>
56 #include <linux/inet.h>
57 #include <linux/in.h>
58 #include <linux/ethtool.h>
59 #include <linux/firmware.h>
60 #include <linux/delay.h>
61 #include <linux/timer.h>
62 #include <linux/vmalloc.h>
63 #include <linux/crc32.h>
64 #include <linux/moduleparam.h>
65 #include <linux/io.h>
66 #include <linux/log2.h>
67 #include <net/checksum.h>
68 #include <net/ip.h>
69 #include <net/tcp.h>
70 #include <asm/byteorder.h>
71 #include <asm/io.h>
72 #include <asm/processor.h>
73 #ifdef CONFIG_MTRR
74 #include <asm/mtrr.h>
75 #endif
76
77 #include "myri10ge_mcp.h"
78 #include "myri10ge_mcp_gen_header.h"
79
80 #define MYRI10GE_VERSION_STR "1.5.1-1.453"
81
82 MODULE_DESCRIPTION("Myricom 10G driver (10GbE)");
83 MODULE_AUTHOR("Maintainer: help@myri.com");
84 MODULE_VERSION(MYRI10GE_VERSION_STR);
85 MODULE_LICENSE("Dual BSD/GPL");
86
87 #define MYRI10GE_MAX_ETHER_MTU 9014
88
89 #define MYRI10GE_ETH_STOPPED 0
90 #define MYRI10GE_ETH_STOPPING 1
91 #define MYRI10GE_ETH_STARTING 2
92 #define MYRI10GE_ETH_RUNNING 3
93 #define MYRI10GE_ETH_OPEN_FAILED 4
94
95 #define MYRI10GE_EEPROM_STRINGS_SIZE 256
96 #define MYRI10GE_MAX_SEND_DESC_TSO ((65536 / 2048) * 2)
97 #define MYRI10GE_MAX_LRO_DESCRIPTORS 8
98 #define MYRI10GE_LRO_MAX_PKTS 64
99
100 #define MYRI10GE_NO_CONFIRM_DATA htonl(0xffffffff)
101 #define MYRI10GE_NO_RESPONSE_RESULT 0xffffffff
102
103 #define MYRI10GE_ALLOC_ORDER 0
104 #define MYRI10GE_ALLOC_SIZE ((1 << MYRI10GE_ALLOC_ORDER) * PAGE_SIZE)
105 #define MYRI10GE_MAX_FRAGS_PER_FRAME (MYRI10GE_MAX_ETHER_MTU/MYRI10GE_ALLOC_SIZE + 1)
106
107 #define MYRI10GE_MAX_SLICES 32
108
109 struct myri10ge_rx_buffer_state {
110         struct page *page;
111         int page_offset;
112          DECLARE_PCI_UNMAP_ADDR(bus)
113          DECLARE_PCI_UNMAP_LEN(len)
114 };
115
116 struct myri10ge_tx_buffer_state {
117         struct sk_buff *skb;
118         int last;
119          DECLARE_PCI_UNMAP_ADDR(bus)
120          DECLARE_PCI_UNMAP_LEN(len)
121 };
122
123 struct myri10ge_cmd {
124         u32 data0;
125         u32 data1;
126         u32 data2;
127 };
128
129 struct myri10ge_rx_buf {
130         struct mcp_kreq_ether_recv __iomem *lanai;      /* lanai ptr for recv ring */
131         struct mcp_kreq_ether_recv *shadow;     /* host shadow of recv ring */
132         struct myri10ge_rx_buffer_state *info;
133         struct page *page;
134         dma_addr_t bus;
135         int page_offset;
136         int cnt;
137         int fill_cnt;
138         int alloc_fail;
139         int mask;               /* number of rx slots -1 */
140         int watchdog_needed;
141 };
142
143 struct myri10ge_tx_buf {
144         struct mcp_kreq_ether_send __iomem *lanai;      /* lanai ptr for sendq */
145         __be32 __iomem *send_go;        /* "go" doorbell ptr */
146         __be32 __iomem *send_stop;      /* "stop" doorbell ptr */
147         struct mcp_kreq_ether_send *req_list;   /* host shadow of sendq */
148         char *req_bytes;
149         struct myri10ge_tx_buffer_state *info;
150         int mask;               /* number of transmit slots -1  */
151         int req ____cacheline_aligned;  /* transmit slots submitted     */
152         int pkt_start;          /* packets started */
153         int stop_queue;
154         int linearized;
155         int done ____cacheline_aligned; /* transmit slots completed     */
156         int pkt_done;           /* packets completed */
157         int wake_queue;
158         int queue_active;
159 };
160
161 struct myri10ge_rx_done {
162         struct mcp_slot *entry;
163         dma_addr_t bus;
164         int cnt;
165         int idx;
166         struct net_lro_mgr lro_mgr;
167         struct net_lro_desc lro_desc[MYRI10GE_MAX_LRO_DESCRIPTORS];
168 };
169
170 struct myri10ge_slice_netstats {
171         unsigned long rx_packets;
172         unsigned long tx_packets;
173         unsigned long rx_bytes;
174         unsigned long tx_bytes;
175         unsigned long rx_dropped;
176         unsigned long tx_dropped;
177 };
178
179 struct myri10ge_slice_state {
180         struct myri10ge_tx_buf tx;      /* transmit ring        */
181         struct myri10ge_rx_buf rx_small;
182         struct myri10ge_rx_buf rx_big;
183         struct myri10ge_rx_done rx_done;
184         struct net_device *dev;
185         struct napi_struct napi;
186         struct myri10ge_priv *mgp;
187         struct myri10ge_slice_netstats stats;
188         __be32 __iomem *irq_claim;
189         struct mcp_irq_data *fw_stats;
190         dma_addr_t fw_stats_bus;
191         int watchdog_tx_done;
192         int watchdog_tx_req;
193         int watchdog_rx_done;
194 #ifdef CONFIG_MYRI10GE_DCA
195         int cached_dca_tag;
196         int cpu;
197         __be32 __iomem *dca_tag;
198 #endif
199         char irq_desc[32];
200 };
201
202 struct myri10ge_priv {
203         struct myri10ge_slice_state *ss;
204         int tx_boundary;        /* boundary transmits cannot cross */
205         int num_slices;
206         int running;            /* running?             */
207         int csum_flag;          /* rx_csums?            */
208         int small_bytes;
209         int big_bytes;
210         int max_intr_slots;
211         struct net_device *dev;
212         spinlock_t stats_lock;
213         u8 __iomem *sram;
214         int sram_size;
215         unsigned long board_span;
216         unsigned long iomem_base;
217         __be32 __iomem *irq_deassert;
218         char *mac_addr_string;
219         struct mcp_cmd_response *cmd;
220         dma_addr_t cmd_bus;
221         struct pci_dev *pdev;
222         int msi_enabled;
223         int msix_enabled;
224         struct msix_entry *msix_vectors;
225 #ifdef CONFIG_MYRI10GE_DCA
226         int dca_enabled;
227 #endif
228         u32 link_state;
229         unsigned int rdma_tags_available;
230         int intr_coal_delay;
231         __be32 __iomem *intr_coal_delay_ptr;
232         int mtrr;
233         int wc_enabled;
234         int down_cnt;
235         wait_queue_head_t down_wq;
236         struct work_struct watchdog_work;
237         struct timer_list watchdog_timer;
238         int watchdog_resets;
239         int watchdog_pause;
240         int pause;
241         char *fw_name;
242         char eeprom_strings[MYRI10GE_EEPROM_STRINGS_SIZE];
243         char *product_code_string;
244         char fw_version[128];
245         int fw_ver_major;
246         int fw_ver_minor;
247         int fw_ver_tiny;
248         int adopted_rx_filter_bug;
249         u8 mac_addr[6];         /* eeprom mac address */
250         unsigned long serial_number;
251         int vendor_specific_offset;
252         int fw_multicast_support;
253         unsigned long features;
254         u32 max_tso6;
255         u32 read_dma;
256         u32 write_dma;
257         u32 read_write_dma;
258         u32 link_changes;
259         u32 msg_enable;
260         unsigned int board_number;
261         int rebooted;
262 };
263
264 static char *myri10ge_fw_unaligned = "myri10ge_ethp_z8e.dat";
265 static char *myri10ge_fw_aligned = "myri10ge_eth_z8e.dat";
266 static char *myri10ge_fw_rss_unaligned = "myri10ge_rss_ethp_z8e.dat";
267 static char *myri10ge_fw_rss_aligned = "myri10ge_rss_eth_z8e.dat";
268 MODULE_FIRMWARE("myri10ge_ethp_z8e.dat");
269 MODULE_FIRMWARE("myri10ge_eth_z8e.dat");
270 MODULE_FIRMWARE("myri10ge_rss_ethp_z8e.dat");
271 MODULE_FIRMWARE("myri10ge_rss_eth_z8e.dat");
272
273 static char *myri10ge_fw_name = NULL;
274 module_param(myri10ge_fw_name, charp, S_IRUGO | S_IWUSR);
275 MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image name");
276
277 #define MYRI10GE_MAX_BOARDS 8
278 static char *myri10ge_fw_names[MYRI10GE_MAX_BOARDS] =
279     {[0 ... (MYRI10GE_MAX_BOARDS - 1)] = NULL };
280 module_param_array_named(myri10ge_fw_names, myri10ge_fw_names, charp, NULL,
281                          0444);
282 MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image names per board");
283
284 static int myri10ge_ecrc_enable = 1;
285 module_param(myri10ge_ecrc_enable, int, S_IRUGO);
286 MODULE_PARM_DESC(myri10ge_ecrc_enable, "Enable Extended CRC on PCI-E");
287
288 static int myri10ge_small_bytes = -1;   /* -1 == auto */
289 module_param(myri10ge_small_bytes, int, S_IRUGO | S_IWUSR);
290 MODULE_PARM_DESC(myri10ge_small_bytes, "Threshold of small packets");
291
292 static int myri10ge_msi = 1;    /* enable msi by default */
293 module_param(myri10ge_msi, int, S_IRUGO | S_IWUSR);
294 MODULE_PARM_DESC(myri10ge_msi, "Enable Message Signalled Interrupts");
295
296 static int myri10ge_intr_coal_delay = 75;
297 module_param(myri10ge_intr_coal_delay, int, S_IRUGO);
298 MODULE_PARM_DESC(myri10ge_intr_coal_delay, "Interrupt coalescing delay");
299
300 static int myri10ge_flow_control = 1;
301 module_param(myri10ge_flow_control, int, S_IRUGO);
302 MODULE_PARM_DESC(myri10ge_flow_control, "Pause parameter");
303
304 static int myri10ge_deassert_wait = 1;
305 module_param(myri10ge_deassert_wait, int, S_IRUGO | S_IWUSR);
306 MODULE_PARM_DESC(myri10ge_deassert_wait,
307                  "Wait when deasserting legacy interrupts");
308
309 static int myri10ge_force_firmware = 0;
310 module_param(myri10ge_force_firmware, int, S_IRUGO);
311 MODULE_PARM_DESC(myri10ge_force_firmware,
312                  "Force firmware to assume aligned completions");
313
314 static int myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
315 module_param(myri10ge_initial_mtu, int, S_IRUGO);
316 MODULE_PARM_DESC(myri10ge_initial_mtu, "Initial MTU");
317
318 static int myri10ge_napi_weight = 64;
319 module_param(myri10ge_napi_weight, int, S_IRUGO);
320 MODULE_PARM_DESC(myri10ge_napi_weight, "Set NAPI weight");
321
322 static int myri10ge_watchdog_timeout = 1;
323 module_param(myri10ge_watchdog_timeout, int, S_IRUGO);
324 MODULE_PARM_DESC(myri10ge_watchdog_timeout, "Set watchdog timeout");
325
326 static int myri10ge_max_irq_loops = 1048576;
327 module_param(myri10ge_max_irq_loops, int, S_IRUGO);
328 MODULE_PARM_DESC(myri10ge_max_irq_loops,
329                  "Set stuck legacy IRQ detection threshold");
330
331 #define MYRI10GE_MSG_DEFAULT NETIF_MSG_LINK
332
333 static int myri10ge_debug = -1; /* defaults above */
334 module_param(myri10ge_debug, int, 0);
335 MODULE_PARM_DESC(myri10ge_debug, "Debug level (0=none,...,16=all)");
336
337 static int myri10ge_lro_max_pkts = MYRI10GE_LRO_MAX_PKTS;
338 module_param(myri10ge_lro_max_pkts, int, S_IRUGO);
339 MODULE_PARM_DESC(myri10ge_lro_max_pkts,
340                  "Number of LRO packets to be aggregated");
341
342 static int myri10ge_fill_thresh = 256;
343 module_param(myri10ge_fill_thresh, int, S_IRUGO | S_IWUSR);
344 MODULE_PARM_DESC(myri10ge_fill_thresh, "Number of empty rx slots allowed");
345
346 static int myri10ge_reset_recover = 1;
347
348 static int myri10ge_max_slices = 1;
349 module_param(myri10ge_max_slices, int, S_IRUGO);
350 MODULE_PARM_DESC(myri10ge_max_slices, "Max tx/rx queues");
351
352 static int myri10ge_rss_hash = MXGEFW_RSS_HASH_TYPE_SRC_DST_PORT;
353 module_param(myri10ge_rss_hash, int, S_IRUGO);
354 MODULE_PARM_DESC(myri10ge_rss_hash, "Type of RSS hashing to do");
355
356 static int myri10ge_dca = 1;
357 module_param(myri10ge_dca, int, S_IRUGO);
358 MODULE_PARM_DESC(myri10ge_dca, "Enable DCA if possible");
359
360 #define MYRI10GE_FW_OFFSET 1024*1024
361 #define MYRI10GE_HIGHPART_TO_U32(X) \
362 (sizeof (X) == 8) ? ((u32)((u64)(X) >> 32)) : (0)
363 #define MYRI10GE_LOWPART_TO_U32(X) ((u32)(X))
364
365 #define myri10ge_pio_copy(to,from,size) __iowrite64_copy(to,from,size/8)
366
367 static void myri10ge_set_multicast_list(struct net_device *dev);
368 static netdev_tx_t myri10ge_sw_tso(struct sk_buff *skb,
369                                          struct net_device *dev);
370
371 static inline void put_be32(__be32 val, __be32 __iomem * p)
372 {
373         __raw_writel((__force __u32) val, (__force void __iomem *)p);
374 }
375
376 static struct net_device_stats *myri10ge_get_stats(struct net_device *dev);
377
378 static int
379 myri10ge_send_cmd(struct myri10ge_priv *mgp, u32 cmd,
380                   struct myri10ge_cmd *data, int atomic)
381 {
382         struct mcp_cmd *buf;
383         char buf_bytes[sizeof(*buf) + 8];
384         struct mcp_cmd_response *response = mgp->cmd;
385         char __iomem *cmd_addr = mgp->sram + MXGEFW_ETH_CMD;
386         u32 dma_low, dma_high, result, value;
387         int sleep_total = 0;
388
389         /* ensure buf is aligned to 8 bytes */
390         buf = (struct mcp_cmd *)ALIGN((unsigned long)buf_bytes, 8);
391
392         buf->data0 = htonl(data->data0);
393         buf->data1 = htonl(data->data1);
394         buf->data2 = htonl(data->data2);
395         buf->cmd = htonl(cmd);
396         dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
397         dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
398
399         buf->response_addr.low = htonl(dma_low);
400         buf->response_addr.high = htonl(dma_high);
401         response->result = htonl(MYRI10GE_NO_RESPONSE_RESULT);
402         mb();
403         myri10ge_pio_copy(cmd_addr, buf, sizeof(*buf));
404
405         /* wait up to 15ms. Longest command is the DMA benchmark,
406          * which is capped at 5ms, but runs from a timeout handler
407          * that runs every 7.8ms. So a 15ms timeout leaves us with
408          * a 2.2ms margin
409          */
410         if (atomic) {
411                 /* if atomic is set, do not sleep,
412                  * and try to get the completion quickly
413                  * (1ms will be enough for those commands) */
414                 for (sleep_total = 0;
415                      sleep_total < 1000 &&
416                      response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
417                      sleep_total += 10) {
418                         udelay(10);
419                         mb();
420                 }
421         } else {
422                 /* use msleep for most command */
423                 for (sleep_total = 0;
424                      sleep_total < 15 &&
425                      response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
426                      sleep_total++)
427                         msleep(1);
428         }
429
430         result = ntohl(response->result);
431         value = ntohl(response->data);
432         if (result != MYRI10GE_NO_RESPONSE_RESULT) {
433                 if (result == 0) {
434                         data->data0 = value;
435                         return 0;
436                 } else if (result == MXGEFW_CMD_UNKNOWN) {
437                         return -ENOSYS;
438                 } else if (result == MXGEFW_CMD_ERROR_UNALIGNED) {
439                         return -E2BIG;
440                 } else if (result == MXGEFW_CMD_ERROR_RANGE &&
441                            cmd == MXGEFW_CMD_ENABLE_RSS_QUEUES &&
442                            (data->
443                             data1 & MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES) !=
444                            0) {
445                         return -ERANGE;
446                 } else {
447                         dev_err(&mgp->pdev->dev,
448                                 "command %d failed, result = %d\n",
449                                 cmd, result);
450                         return -ENXIO;
451                 }
452         }
453
454         dev_err(&mgp->pdev->dev, "command %d timed out, result = %d\n",
455                 cmd, result);
456         return -EAGAIN;
457 }
458
459 /*
460  * The eeprom strings on the lanaiX have the format
461  * SN=x\0
462  * MAC=x:x:x:x:x:x\0
463  * PT:ddd mmm xx xx:xx:xx xx\0
464  * PV:ddd mmm xx xx:xx:xx xx\0
465  */
466 static int myri10ge_read_mac_addr(struct myri10ge_priv *mgp)
467 {
468         char *ptr, *limit;
469         int i;
470
471         ptr = mgp->eeprom_strings;
472         limit = mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE;
473
474         while (*ptr != '\0' && ptr < limit) {
475                 if (memcmp(ptr, "MAC=", 4) == 0) {
476                         ptr += 4;
477                         mgp->mac_addr_string = ptr;
478                         for (i = 0; i < 6; i++) {
479                                 if ((ptr + 2) > limit)
480                                         goto abort;
481                                 mgp->mac_addr[i] =
482                                     simple_strtoul(ptr, &ptr, 16);
483                                 ptr += 1;
484                         }
485                 }
486                 if (memcmp(ptr, "PC=", 3) == 0) {
487                         ptr += 3;
488                         mgp->product_code_string = ptr;
489                 }
490                 if (memcmp((const void *)ptr, "SN=", 3) == 0) {
491                         ptr += 3;
492                         mgp->serial_number = simple_strtoul(ptr, &ptr, 10);
493                 }
494                 while (ptr < limit && *ptr++) ;
495         }
496
497         return 0;
498
499 abort:
500         dev_err(&mgp->pdev->dev, "failed to parse eeprom_strings\n");
501         return -ENXIO;
502 }
503
504 /*
505  * Enable or disable periodic RDMAs from the host to make certain
506  * chipsets resend dropped PCIe messages
507  */
508
509 static void myri10ge_dummy_rdma(struct myri10ge_priv *mgp, int enable)
510 {
511         char __iomem *submit;
512         __be32 buf[16] __attribute__ ((__aligned__(8)));
513         u32 dma_low, dma_high;
514         int i;
515
516         /* clear confirmation addr */
517         mgp->cmd->data = 0;
518         mb();
519
520         /* send a rdma command to the PCIe engine, and wait for the
521          * response in the confirmation address.  The firmware should
522          * write a -1 there to indicate it is alive and well
523          */
524         dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
525         dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
526
527         buf[0] = htonl(dma_high);       /* confirm addr MSW */
528         buf[1] = htonl(dma_low);        /* confirm addr LSW */
529         buf[2] = MYRI10GE_NO_CONFIRM_DATA;      /* confirm data */
530         buf[3] = htonl(dma_high);       /* dummy addr MSW */
531         buf[4] = htonl(dma_low);        /* dummy addr LSW */
532         buf[5] = htonl(enable); /* enable? */
533
534         submit = mgp->sram + MXGEFW_BOOT_DUMMY_RDMA;
535
536         myri10ge_pio_copy(submit, &buf, sizeof(buf));
537         for (i = 0; mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 20; i++)
538                 msleep(1);
539         if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA)
540                 dev_err(&mgp->pdev->dev, "dummy rdma %s failed\n",
541                         (enable ? "enable" : "disable"));
542 }
543
544 static int
545 myri10ge_validate_firmware(struct myri10ge_priv *mgp,
546                            struct mcp_gen_header *hdr)
547 {
548         struct device *dev = &mgp->pdev->dev;
549
550         /* check firmware type */
551         if (ntohl(hdr->mcp_type) != MCP_TYPE_ETH) {
552                 dev_err(dev, "Bad firmware type: 0x%x\n", ntohl(hdr->mcp_type));
553                 return -EINVAL;
554         }
555
556         /* save firmware version for ethtool */
557         strncpy(mgp->fw_version, hdr->version, sizeof(mgp->fw_version));
558
559         sscanf(mgp->fw_version, "%d.%d.%d", &mgp->fw_ver_major,
560                &mgp->fw_ver_minor, &mgp->fw_ver_tiny);
561
562         if (!(mgp->fw_ver_major == MXGEFW_VERSION_MAJOR &&
563               mgp->fw_ver_minor == MXGEFW_VERSION_MINOR)) {
564                 dev_err(dev, "Found firmware version %s\n", mgp->fw_version);
565                 dev_err(dev, "Driver needs %d.%d\n", MXGEFW_VERSION_MAJOR,
566                         MXGEFW_VERSION_MINOR);
567                 return -EINVAL;
568         }
569         return 0;
570 }
571
572 static int myri10ge_load_hotplug_firmware(struct myri10ge_priv *mgp, u32 * size)
573 {
574         unsigned crc, reread_crc;
575         const struct firmware *fw;
576         struct device *dev = &mgp->pdev->dev;
577         unsigned char *fw_readback;
578         struct mcp_gen_header *hdr;
579         size_t hdr_offset;
580         int status;
581         unsigned i;
582
583         if ((status = request_firmware(&fw, mgp->fw_name, dev)) < 0) {
584                 dev_err(dev, "Unable to load %s firmware image via hotplug\n",
585                         mgp->fw_name);
586                 status = -EINVAL;
587                 goto abort_with_nothing;
588         }
589
590         /* check size */
591
592         if (fw->size >= mgp->sram_size - MYRI10GE_FW_OFFSET ||
593             fw->size < MCP_HEADER_PTR_OFFSET + 4) {
594                 dev_err(dev, "Firmware size invalid:%d\n", (int)fw->size);
595                 status = -EINVAL;
596                 goto abort_with_fw;
597         }
598
599         /* check id */
600         hdr_offset = ntohl(*(__be32 *) (fw->data + MCP_HEADER_PTR_OFFSET));
601         if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > fw->size) {
602                 dev_err(dev, "Bad firmware file\n");
603                 status = -EINVAL;
604                 goto abort_with_fw;
605         }
606         hdr = (void *)(fw->data + hdr_offset);
607
608         status = myri10ge_validate_firmware(mgp, hdr);
609         if (status != 0)
610                 goto abort_with_fw;
611
612         crc = crc32(~0, fw->data, fw->size);
613         for (i = 0; i < fw->size; i += 256) {
614                 myri10ge_pio_copy(mgp->sram + MYRI10GE_FW_OFFSET + i,
615                                   fw->data + i,
616                                   min(256U, (unsigned)(fw->size - i)));
617                 mb();
618                 readb(mgp->sram);
619         }
620         fw_readback = vmalloc(fw->size);
621         if (!fw_readback) {
622                 status = -ENOMEM;
623                 goto abort_with_fw;
624         }
625         /* corruption checking is good for parity recovery and buggy chipset */
626         memcpy_fromio(fw_readback, mgp->sram + MYRI10GE_FW_OFFSET, fw->size);
627         reread_crc = crc32(~0, fw_readback, fw->size);
628         vfree(fw_readback);
629         if (crc != reread_crc) {
630                 dev_err(dev, "CRC failed(fw-len=%u), got 0x%x (expect 0x%x)\n",
631                         (unsigned)fw->size, reread_crc, crc);
632                 status = -EIO;
633                 goto abort_with_fw;
634         }
635         *size = (u32) fw->size;
636
637 abort_with_fw:
638         release_firmware(fw);
639
640 abort_with_nothing:
641         return status;
642 }
643
644 static int myri10ge_adopt_running_firmware(struct myri10ge_priv *mgp)
645 {
646         struct mcp_gen_header *hdr;
647         struct device *dev = &mgp->pdev->dev;
648         const size_t bytes = sizeof(struct mcp_gen_header);
649         size_t hdr_offset;
650         int status;
651
652         /* find running firmware header */
653         hdr_offset = swab32(readl(mgp->sram + MCP_HEADER_PTR_OFFSET));
654
655         if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > mgp->sram_size) {
656                 dev_err(dev, "Running firmware has bad header offset (%d)\n",
657                         (int)hdr_offset);
658                 return -EIO;
659         }
660
661         /* copy header of running firmware from SRAM to host memory to
662          * validate firmware */
663         hdr = kmalloc(bytes, GFP_KERNEL);
664         if (hdr == NULL) {
665                 dev_err(dev, "could not malloc firmware hdr\n");
666                 return -ENOMEM;
667         }
668         memcpy_fromio(hdr, mgp->sram + hdr_offset, bytes);
669         status = myri10ge_validate_firmware(mgp, hdr);
670         kfree(hdr);
671
672         /* check to see if adopted firmware has bug where adopting
673          * it will cause broadcasts to be filtered unless the NIC
674          * is kept in ALLMULTI mode */
675         if (mgp->fw_ver_major == 1 && mgp->fw_ver_minor == 4 &&
676             mgp->fw_ver_tiny >= 4 && mgp->fw_ver_tiny <= 11) {
677                 mgp->adopted_rx_filter_bug = 1;
678                 dev_warn(dev, "Adopting fw %d.%d.%d: "
679                          "working around rx filter bug\n",
680                          mgp->fw_ver_major, mgp->fw_ver_minor,
681                          mgp->fw_ver_tiny);
682         }
683         return status;
684 }
685
686 static int myri10ge_get_firmware_capabilities(struct myri10ge_priv *mgp)
687 {
688         struct myri10ge_cmd cmd;
689         int status;
690
691         /* probe for IPv6 TSO support */
692         mgp->features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_TSO;
693         status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_TSO6_HDR_SIZE,
694                                    &cmd, 0);
695         if (status == 0) {
696                 mgp->max_tso6 = cmd.data0;
697                 mgp->features |= NETIF_F_TSO6;
698         }
699
700         status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
701         if (status != 0) {
702                 dev_err(&mgp->pdev->dev,
703                         "failed MXGEFW_CMD_GET_RX_RING_SIZE\n");
704                 return -ENXIO;
705         }
706
707         mgp->max_intr_slots = 2 * (cmd.data0 / sizeof(struct mcp_dma_addr));
708
709         return 0;
710 }
711
712 static int myri10ge_load_firmware(struct myri10ge_priv *mgp, int adopt)
713 {
714         char __iomem *submit;
715         __be32 buf[16] __attribute__ ((__aligned__(8)));
716         u32 dma_low, dma_high, size;
717         int status, i;
718
719         size = 0;
720         status = myri10ge_load_hotplug_firmware(mgp, &size);
721         if (status) {
722                 if (!adopt)
723                         return status;
724                 dev_warn(&mgp->pdev->dev, "hotplug firmware loading failed\n");
725
726                 /* Do not attempt to adopt firmware if there
727                  * was a bad crc */
728                 if (status == -EIO)
729                         return status;
730
731                 status = myri10ge_adopt_running_firmware(mgp);
732                 if (status != 0) {
733                         dev_err(&mgp->pdev->dev,
734                                 "failed to adopt running firmware\n");
735                         return status;
736                 }
737                 dev_info(&mgp->pdev->dev,
738                          "Successfully adopted running firmware\n");
739                 if (mgp->tx_boundary == 4096) {
740                         dev_warn(&mgp->pdev->dev,
741                                  "Using firmware currently running on NIC"
742                                  ".  For optimal\n");
743                         dev_warn(&mgp->pdev->dev,
744                                  "performance consider loading optimized "
745                                  "firmware\n");
746                         dev_warn(&mgp->pdev->dev, "via hotplug\n");
747                 }
748
749                 mgp->fw_name = "adopted";
750                 mgp->tx_boundary = 2048;
751                 myri10ge_dummy_rdma(mgp, 1);
752                 status = myri10ge_get_firmware_capabilities(mgp);
753                 return status;
754         }
755
756         /* clear confirmation addr */
757         mgp->cmd->data = 0;
758         mb();
759
760         /* send a reload command to the bootstrap MCP, and wait for the
761          *  response in the confirmation address.  The firmware should
762          * write a -1 there to indicate it is alive and well
763          */
764         dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
765         dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
766
767         buf[0] = htonl(dma_high);       /* confirm addr MSW */
768         buf[1] = htonl(dma_low);        /* confirm addr LSW */
769         buf[2] = MYRI10GE_NO_CONFIRM_DATA;      /* confirm data */
770
771         /* FIX: All newest firmware should un-protect the bottom of
772          * the sram before handoff. However, the very first interfaces
773          * do not. Therefore the handoff copy must skip the first 8 bytes
774          */
775         buf[3] = htonl(MYRI10GE_FW_OFFSET + 8); /* where the code starts */
776         buf[4] = htonl(size - 8);       /* length of code */
777         buf[5] = htonl(8);      /* where to copy to */
778         buf[6] = htonl(0);      /* where to jump to */
779
780         submit = mgp->sram + MXGEFW_BOOT_HANDOFF;
781
782         myri10ge_pio_copy(submit, &buf, sizeof(buf));
783         mb();
784         msleep(1);
785         mb();
786         i = 0;
787         while (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 9) {
788                 msleep(1 << i);
789                 i++;
790         }
791         if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA) {
792                 dev_err(&mgp->pdev->dev, "handoff failed\n");
793                 return -ENXIO;
794         }
795         myri10ge_dummy_rdma(mgp, 1);
796         status = myri10ge_get_firmware_capabilities(mgp);
797
798         return status;
799 }
800
801 static int myri10ge_update_mac_address(struct myri10ge_priv *mgp, u8 * addr)
802 {
803         struct myri10ge_cmd cmd;
804         int status;
805
806         cmd.data0 = ((addr[0] << 24) | (addr[1] << 16)
807                      | (addr[2] << 8) | addr[3]);
808
809         cmd.data1 = ((addr[4] << 8) | (addr[5]));
810
811         status = myri10ge_send_cmd(mgp, MXGEFW_SET_MAC_ADDRESS, &cmd, 0);
812         return status;
813 }
814
815 static int myri10ge_change_pause(struct myri10ge_priv *mgp, int pause)
816 {
817         struct myri10ge_cmd cmd;
818         int status, ctl;
819
820         ctl = pause ? MXGEFW_ENABLE_FLOW_CONTROL : MXGEFW_DISABLE_FLOW_CONTROL;
821         status = myri10ge_send_cmd(mgp, ctl, &cmd, 0);
822
823         if (status) {
824                 netdev_err(mgp->dev, "Failed to set flow control mode\n");
825                 return status;
826         }
827         mgp->pause = pause;
828         return 0;
829 }
830
831 static void
832 myri10ge_change_promisc(struct myri10ge_priv *mgp, int promisc, int atomic)
833 {
834         struct myri10ge_cmd cmd;
835         int status, ctl;
836
837         ctl = promisc ? MXGEFW_ENABLE_PROMISC : MXGEFW_DISABLE_PROMISC;
838         status = myri10ge_send_cmd(mgp, ctl, &cmd, atomic);
839         if (status)
840                 netdev_err(mgp->dev, "Failed to set promisc mode\n");
841 }
842
843 static int myri10ge_dma_test(struct myri10ge_priv *mgp, int test_type)
844 {
845         struct myri10ge_cmd cmd;
846         int status;
847         u32 len;
848         struct page *dmatest_page;
849         dma_addr_t dmatest_bus;
850         char *test = " ";
851
852         dmatest_page = alloc_page(GFP_KERNEL);
853         if (!dmatest_page)
854                 return -ENOMEM;
855         dmatest_bus = pci_map_page(mgp->pdev, dmatest_page, 0, PAGE_SIZE,
856                                    DMA_BIDIRECTIONAL);
857
858         /* Run a small DMA test.
859          * The magic multipliers to the length tell the firmware
860          * to do DMA read, write, or read+write tests.  The
861          * results are returned in cmd.data0.  The upper 16
862          * bits or the return is the number of transfers completed.
863          * The lower 16 bits is the time in 0.5us ticks that the
864          * transfers took to complete.
865          */
866
867         len = mgp->tx_boundary;
868
869         cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
870         cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
871         cmd.data2 = len * 0x10000;
872         status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
873         if (status != 0) {
874                 test = "read";
875                 goto abort;
876         }
877         mgp->read_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
878         cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
879         cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
880         cmd.data2 = len * 0x1;
881         status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
882         if (status != 0) {
883                 test = "write";
884                 goto abort;
885         }
886         mgp->write_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
887
888         cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
889         cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
890         cmd.data2 = len * 0x10001;
891         status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
892         if (status != 0) {
893                 test = "read/write";
894                 goto abort;
895         }
896         mgp->read_write_dma = ((cmd.data0 >> 16) * len * 2 * 2) /
897             (cmd.data0 & 0xffff);
898
899 abort:
900         pci_unmap_page(mgp->pdev, dmatest_bus, PAGE_SIZE, DMA_BIDIRECTIONAL);
901         put_page(dmatest_page);
902
903         if (status != 0 && test_type != MXGEFW_CMD_UNALIGNED_TEST)
904                 dev_warn(&mgp->pdev->dev, "DMA %s benchmark failed: %d\n",
905                          test, status);
906
907         return status;
908 }
909
910 static int myri10ge_reset(struct myri10ge_priv *mgp)
911 {
912         struct myri10ge_cmd cmd;
913         struct myri10ge_slice_state *ss;
914         int i, status;
915         size_t bytes;
916 #ifdef CONFIG_MYRI10GE_DCA
917         unsigned long dca_tag_off;
918 #endif
919
920         /* try to send a reset command to the card to see if it
921          * is alive */
922         memset(&cmd, 0, sizeof(cmd));
923         status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
924         if (status != 0) {
925                 dev_err(&mgp->pdev->dev, "failed reset\n");
926                 return -ENXIO;
927         }
928
929         (void)myri10ge_dma_test(mgp, MXGEFW_DMA_TEST);
930         /*
931          * Use non-ndis mcp_slot (eg, 4 bytes total,
932          * no toeplitz hash value returned.  Older firmware will
933          * not understand this command, but will use the correct
934          * sized mcp_slot, so we ignore error returns
935          */
936         cmd.data0 = MXGEFW_RSS_MCP_SLOT_TYPE_MIN;
937         (void)myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_MCP_SLOT_TYPE, &cmd, 0);
938
939         /* Now exchange information about interrupts  */
940
941         bytes = mgp->max_intr_slots * sizeof(*mgp->ss[0].rx_done.entry);
942         cmd.data0 = (u32) bytes;
943         status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
944
945         /*
946          * Even though we already know how many slices are supported
947          * via myri10ge_probe_slices() MXGEFW_CMD_GET_MAX_RSS_QUEUES
948          * has magic side effects, and must be called after a reset.
949          * It must be called prior to calling any RSS related cmds,
950          * including assigning an interrupt queue for anything but
951          * slice 0.  It must also be called *after*
952          * MXGEFW_CMD_SET_INTRQ_SIZE, since the intrq size is used by
953          * the firmware to compute offsets.
954          */
955
956         if (mgp->num_slices > 1) {
957
958                 /* ask the maximum number of slices it supports */
959                 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_RSS_QUEUES,
960                                            &cmd, 0);
961                 if (status != 0) {
962                         dev_err(&mgp->pdev->dev,
963                                 "failed to get number of slices\n");
964                 }
965
966                 /*
967                  * MXGEFW_CMD_ENABLE_RSS_QUEUES must be called prior
968                  * to setting up the interrupt queue DMA
969                  */
970
971                 cmd.data0 = mgp->num_slices;
972                 cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
973                 if (mgp->dev->real_num_tx_queues > 1)
974                         cmd.data1 |= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES;
975                 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ENABLE_RSS_QUEUES,
976                                            &cmd, 0);
977
978                 /* Firmware older than 1.4.32 only supports multiple
979                  * RX queues, so if we get an error, first retry using a
980                  * single TX queue before giving up */
981                 if (status != 0 && mgp->dev->real_num_tx_queues > 1) {
982                         mgp->dev->real_num_tx_queues = 1;
983                         cmd.data0 = mgp->num_slices;
984                         cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
985                         status = myri10ge_send_cmd(mgp,
986                                                    MXGEFW_CMD_ENABLE_RSS_QUEUES,
987                                                    &cmd, 0);
988                 }
989
990                 if (status != 0) {
991                         dev_err(&mgp->pdev->dev,
992                                 "failed to set number of slices\n");
993
994                         return status;
995                 }
996         }
997         for (i = 0; i < mgp->num_slices; i++) {
998                 ss = &mgp->ss[i];
999                 cmd.data0 = MYRI10GE_LOWPART_TO_U32(ss->rx_done.bus);
1000                 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(ss->rx_done.bus);
1001                 cmd.data2 = i;
1002                 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_DMA,
1003                                             &cmd, 0);
1004         };
1005
1006         status |=
1007             myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_ACK_OFFSET, &cmd, 0);
1008         for (i = 0; i < mgp->num_slices; i++) {
1009                 ss = &mgp->ss[i];
1010                 ss->irq_claim =
1011                     (__iomem __be32 *) (mgp->sram + cmd.data0 + 8 * i);
1012         }
1013         status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_DEASSERT_OFFSET,
1014                                     &cmd, 0);
1015         mgp->irq_deassert = (__iomem __be32 *) (mgp->sram + cmd.data0);
1016
1017         status |= myri10ge_send_cmd
1018             (mgp, MXGEFW_CMD_GET_INTR_COAL_DELAY_OFFSET, &cmd, 0);
1019         mgp->intr_coal_delay_ptr = (__iomem __be32 *) (mgp->sram + cmd.data0);
1020         if (status != 0) {
1021                 dev_err(&mgp->pdev->dev, "failed set interrupt parameters\n");
1022                 return status;
1023         }
1024         put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
1025
1026 #ifdef CONFIG_MYRI10GE_DCA
1027         status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_DCA_OFFSET, &cmd, 0);
1028         dca_tag_off = cmd.data0;
1029         for (i = 0; i < mgp->num_slices; i++) {
1030                 ss = &mgp->ss[i];
1031                 if (status == 0) {
1032                         ss->dca_tag = (__iomem __be32 *)
1033                             (mgp->sram + dca_tag_off + 4 * i);
1034                 } else {
1035                         ss->dca_tag = NULL;
1036                 }
1037         }
1038 #endif                          /* CONFIG_MYRI10GE_DCA */
1039
1040         /* reset mcp/driver shared state back to 0 */
1041
1042         mgp->link_changes = 0;
1043         for (i = 0; i < mgp->num_slices; i++) {
1044                 ss = &mgp->ss[i];
1045
1046                 memset(ss->rx_done.entry, 0, bytes);
1047                 ss->tx.req = 0;
1048                 ss->tx.done = 0;
1049                 ss->tx.pkt_start = 0;
1050                 ss->tx.pkt_done = 0;
1051                 ss->rx_big.cnt = 0;
1052                 ss->rx_small.cnt = 0;
1053                 ss->rx_done.idx = 0;
1054                 ss->rx_done.cnt = 0;
1055                 ss->tx.wake_queue = 0;
1056                 ss->tx.stop_queue = 0;
1057         }
1058
1059         status = myri10ge_update_mac_address(mgp, mgp->dev->dev_addr);
1060         myri10ge_change_pause(mgp, mgp->pause);
1061         myri10ge_set_multicast_list(mgp->dev);
1062         return status;
1063 }
1064
1065 #ifdef CONFIG_MYRI10GE_DCA
1066 static void
1067 myri10ge_write_dca(struct myri10ge_slice_state *ss, int cpu, int tag)
1068 {
1069         ss->cpu = cpu;
1070         ss->cached_dca_tag = tag;
1071         put_be32(htonl(tag), ss->dca_tag);
1072 }
1073
1074 static inline void myri10ge_update_dca(struct myri10ge_slice_state *ss)
1075 {
1076         int cpu = get_cpu();
1077         int tag;
1078
1079         if (cpu != ss->cpu) {
1080                 tag = dca_get_tag(cpu);
1081                 if (ss->cached_dca_tag != tag)
1082                         myri10ge_write_dca(ss, cpu, tag);
1083         }
1084         put_cpu();
1085 }
1086
1087 static void myri10ge_setup_dca(struct myri10ge_priv *mgp)
1088 {
1089         int err, i;
1090         struct pci_dev *pdev = mgp->pdev;
1091
1092         if (mgp->ss[0].dca_tag == NULL || mgp->dca_enabled)
1093                 return;
1094         if (!myri10ge_dca) {
1095                 dev_err(&pdev->dev, "dca disabled by administrator\n");
1096                 return;
1097         }
1098         err = dca_add_requester(&pdev->dev);
1099         if (err) {
1100                 if (err != -ENODEV)
1101                         dev_err(&pdev->dev,
1102                                 "dca_add_requester() failed, err=%d\n", err);
1103                 return;
1104         }
1105         mgp->dca_enabled = 1;
1106         for (i = 0; i < mgp->num_slices; i++)
1107                 myri10ge_write_dca(&mgp->ss[i], -1, 0);
1108 }
1109
1110 static void myri10ge_teardown_dca(struct myri10ge_priv *mgp)
1111 {
1112         struct pci_dev *pdev = mgp->pdev;
1113         int err;
1114
1115         if (!mgp->dca_enabled)
1116                 return;
1117         mgp->dca_enabled = 0;
1118         err = dca_remove_requester(&pdev->dev);
1119 }
1120
1121 static int myri10ge_notify_dca_device(struct device *dev, void *data)
1122 {
1123         struct myri10ge_priv *mgp;
1124         unsigned long event;
1125
1126         mgp = dev_get_drvdata(dev);
1127         event = *(unsigned long *)data;
1128
1129         if (event == DCA_PROVIDER_ADD)
1130                 myri10ge_setup_dca(mgp);
1131         else if (event == DCA_PROVIDER_REMOVE)
1132                 myri10ge_teardown_dca(mgp);
1133         return 0;
1134 }
1135 #endif                          /* CONFIG_MYRI10GE_DCA */
1136
1137 static inline void
1138 myri10ge_submit_8rx(struct mcp_kreq_ether_recv __iomem * dst,
1139                     struct mcp_kreq_ether_recv *src)
1140 {
1141         __be32 low;
1142
1143         low = src->addr_low;
1144         src->addr_low = htonl(DMA_BIT_MASK(32));
1145         myri10ge_pio_copy(dst, src, 4 * sizeof(*src));
1146         mb();
1147         myri10ge_pio_copy(dst + 4, src + 4, 4 * sizeof(*src));
1148         mb();
1149         src->addr_low = low;
1150         put_be32(low, &dst->addr_low);
1151         mb();
1152 }
1153
1154 static inline void myri10ge_vlan_ip_csum(struct sk_buff *skb, __wsum hw_csum)
1155 {
1156         struct vlan_hdr *vh = (struct vlan_hdr *)(skb->data);
1157
1158         if ((skb->protocol == htons(ETH_P_8021Q)) &&
1159             (vh->h_vlan_encapsulated_proto == htons(ETH_P_IP) ||
1160              vh->h_vlan_encapsulated_proto == htons(ETH_P_IPV6))) {
1161                 skb->csum = hw_csum;
1162                 skb->ip_summed = CHECKSUM_COMPLETE;
1163         }
1164 }
1165
1166 static inline void
1167 myri10ge_rx_skb_build(struct sk_buff *skb, u8 * va,
1168                       struct skb_frag_struct *rx_frags, int len, int hlen)
1169 {
1170         struct skb_frag_struct *skb_frags;
1171
1172         skb->len = skb->data_len = len;
1173         skb->truesize = len + sizeof(struct sk_buff);
1174         /* attach the page(s) */
1175
1176         skb_frags = skb_shinfo(skb)->frags;
1177         while (len > 0) {
1178                 memcpy(skb_frags, rx_frags, sizeof(*skb_frags));
1179                 len -= rx_frags->size;
1180                 skb_frags++;
1181                 rx_frags++;
1182                 skb_shinfo(skb)->nr_frags++;
1183         }
1184
1185         /* pskb_may_pull is not available in irq context, but
1186          * skb_pull() (for ether_pad and eth_type_trans()) requires
1187          * the beginning of the packet in skb_headlen(), move it
1188          * manually */
1189         skb_copy_to_linear_data(skb, va, hlen);
1190         skb_shinfo(skb)->frags[0].page_offset += hlen;
1191         skb_shinfo(skb)->frags[0].size -= hlen;
1192         skb->data_len -= hlen;
1193         skb->tail += hlen;
1194         skb_pull(skb, MXGEFW_PAD);
1195 }
1196
1197 static void
1198 myri10ge_alloc_rx_pages(struct myri10ge_priv *mgp, struct myri10ge_rx_buf *rx,
1199                         int bytes, int watchdog)
1200 {
1201         struct page *page;
1202         int idx;
1203
1204         if (unlikely(rx->watchdog_needed && !watchdog))
1205                 return;
1206
1207         /* try to refill entire ring */
1208         while (rx->fill_cnt != (rx->cnt + rx->mask + 1)) {
1209                 idx = rx->fill_cnt & rx->mask;
1210                 if (rx->page_offset + bytes <= MYRI10GE_ALLOC_SIZE) {
1211                         /* we can use part of previous page */
1212                         get_page(rx->page);
1213                 } else {
1214                         /* we need a new page */
1215                         page =
1216                             alloc_pages(GFP_ATOMIC | __GFP_COMP,
1217                                         MYRI10GE_ALLOC_ORDER);
1218                         if (unlikely(page == NULL)) {
1219                                 if (rx->fill_cnt - rx->cnt < 16)
1220                                         rx->watchdog_needed = 1;
1221                                 return;
1222                         }
1223                         rx->page = page;
1224                         rx->page_offset = 0;
1225                         rx->bus = pci_map_page(mgp->pdev, page, 0,
1226                                                MYRI10GE_ALLOC_SIZE,
1227                                                PCI_DMA_FROMDEVICE);
1228                 }
1229                 rx->info[idx].page = rx->page;
1230                 rx->info[idx].page_offset = rx->page_offset;
1231                 /* note that this is the address of the start of the
1232                  * page */
1233                 pci_unmap_addr_set(&rx->info[idx], bus, rx->bus);
1234                 rx->shadow[idx].addr_low =
1235                     htonl(MYRI10GE_LOWPART_TO_U32(rx->bus) + rx->page_offset);
1236                 rx->shadow[idx].addr_high =
1237                     htonl(MYRI10GE_HIGHPART_TO_U32(rx->bus));
1238
1239                 /* start next packet on a cacheline boundary */
1240                 rx->page_offset += SKB_DATA_ALIGN(bytes);
1241
1242 #if MYRI10GE_ALLOC_SIZE > 4096
1243                 /* don't cross a 4KB boundary */
1244                 if ((rx->page_offset >> 12) !=
1245                     ((rx->page_offset + bytes - 1) >> 12))
1246                         rx->page_offset = (rx->page_offset + 4096) & ~4095;
1247 #endif
1248                 rx->fill_cnt++;
1249
1250                 /* copy 8 descriptors to the firmware at a time */
1251                 if ((idx & 7) == 7) {
1252                         myri10ge_submit_8rx(&rx->lanai[idx - 7],
1253                                             &rx->shadow[idx - 7]);
1254                 }
1255         }
1256 }
1257
1258 static inline void
1259 myri10ge_unmap_rx_page(struct pci_dev *pdev,
1260                        struct myri10ge_rx_buffer_state *info, int bytes)
1261 {
1262         /* unmap the recvd page if we're the only or last user of it */
1263         if (bytes >= MYRI10GE_ALLOC_SIZE / 2 ||
1264             (info->page_offset + 2 * bytes) > MYRI10GE_ALLOC_SIZE) {
1265                 pci_unmap_page(pdev, (pci_unmap_addr(info, bus)
1266                                       & ~(MYRI10GE_ALLOC_SIZE - 1)),
1267                                MYRI10GE_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
1268         }
1269 }
1270
1271 #define MYRI10GE_HLEN 64        /* The number of bytes to copy from a
1272                                  * page into an skb */
1273
1274 static inline int
1275 myri10ge_rx_done(struct myri10ge_slice_state *ss, struct myri10ge_rx_buf *rx,
1276                  int bytes, int len, __wsum csum)
1277 {
1278         struct myri10ge_priv *mgp = ss->mgp;
1279         struct sk_buff *skb;
1280         struct skb_frag_struct rx_frags[MYRI10GE_MAX_FRAGS_PER_FRAME];
1281         int i, idx, hlen, remainder;
1282         struct pci_dev *pdev = mgp->pdev;
1283         struct net_device *dev = mgp->dev;
1284         u8 *va;
1285
1286         len += MXGEFW_PAD;
1287         idx = rx->cnt & rx->mask;
1288         va = page_address(rx->info[idx].page) + rx->info[idx].page_offset;
1289         prefetch(va);
1290         /* Fill skb_frag_struct(s) with data from our receive */
1291         for (i = 0, remainder = len; remainder > 0; i++) {
1292                 myri10ge_unmap_rx_page(pdev, &rx->info[idx], bytes);
1293                 rx_frags[i].page = rx->info[idx].page;
1294                 rx_frags[i].page_offset = rx->info[idx].page_offset;
1295                 if (remainder < MYRI10GE_ALLOC_SIZE)
1296                         rx_frags[i].size = remainder;
1297                 else
1298                         rx_frags[i].size = MYRI10GE_ALLOC_SIZE;
1299                 rx->cnt++;
1300                 idx = rx->cnt & rx->mask;
1301                 remainder -= MYRI10GE_ALLOC_SIZE;
1302         }
1303
1304         if (dev->features & NETIF_F_LRO) {
1305                 rx_frags[0].page_offset += MXGEFW_PAD;
1306                 rx_frags[0].size -= MXGEFW_PAD;
1307                 len -= MXGEFW_PAD;
1308                 lro_receive_frags(&ss->rx_done.lro_mgr, rx_frags,
1309                                   /* opaque, will come back in get_frag_header */
1310                                   len, len,
1311                                   (void *)(__force unsigned long)csum, csum);
1312
1313                 return 1;
1314         }
1315
1316         hlen = MYRI10GE_HLEN > len ? len : MYRI10GE_HLEN;
1317
1318         /* allocate an skb to attach the page(s) to. This is done
1319          * after trying LRO, so as to avoid skb allocation overheads */
1320
1321         skb = netdev_alloc_skb(dev, MYRI10GE_HLEN + 16);
1322         if (unlikely(skb == NULL)) {
1323                 ss->stats.rx_dropped++;
1324                 do {
1325                         i--;
1326                         put_page(rx_frags[i].page);
1327                 } while (i != 0);
1328                 return 0;
1329         }
1330
1331         /* Attach the pages to the skb, and trim off any padding */
1332         myri10ge_rx_skb_build(skb, va, rx_frags, len, hlen);
1333         if (skb_shinfo(skb)->frags[0].size <= 0) {
1334                 put_page(skb_shinfo(skb)->frags[0].page);
1335                 skb_shinfo(skb)->nr_frags = 0;
1336         }
1337         skb->protocol = eth_type_trans(skb, dev);
1338         skb_record_rx_queue(skb, ss - &mgp->ss[0]);
1339
1340         if (mgp->csum_flag) {
1341                 if ((skb->protocol == htons(ETH_P_IP)) ||
1342                     (skb->protocol == htons(ETH_P_IPV6))) {
1343                         skb->csum = csum;
1344                         skb->ip_summed = CHECKSUM_COMPLETE;
1345                 } else
1346                         myri10ge_vlan_ip_csum(skb, csum);
1347         }
1348         netif_receive_skb(skb);
1349         return 1;
1350 }
1351
1352 static inline void
1353 myri10ge_tx_done(struct myri10ge_slice_state *ss, int mcp_index)
1354 {
1355         struct pci_dev *pdev = ss->mgp->pdev;
1356         struct myri10ge_tx_buf *tx = &ss->tx;
1357         struct netdev_queue *dev_queue;
1358         struct sk_buff *skb;
1359         int idx, len;
1360
1361         while (tx->pkt_done != mcp_index) {
1362                 idx = tx->done & tx->mask;
1363                 skb = tx->info[idx].skb;
1364
1365                 /* Mark as free */
1366                 tx->info[idx].skb = NULL;
1367                 if (tx->info[idx].last) {
1368                         tx->pkt_done++;
1369                         tx->info[idx].last = 0;
1370                 }
1371                 tx->done++;
1372                 len = pci_unmap_len(&tx->info[idx], len);
1373                 pci_unmap_len_set(&tx->info[idx], len, 0);
1374                 if (skb) {
1375                         ss->stats.tx_bytes += skb->len;
1376                         ss->stats.tx_packets++;
1377                         dev_kfree_skb_irq(skb);
1378                         if (len)
1379                                 pci_unmap_single(pdev,
1380                                                  pci_unmap_addr(&tx->info[idx],
1381                                                                 bus), len,
1382                                                  PCI_DMA_TODEVICE);
1383                 } else {
1384                         if (len)
1385                                 pci_unmap_page(pdev,
1386                                                pci_unmap_addr(&tx->info[idx],
1387                                                               bus), len,
1388                                                PCI_DMA_TODEVICE);
1389                 }
1390         }
1391
1392         dev_queue = netdev_get_tx_queue(ss->dev, ss - ss->mgp->ss);
1393         /*
1394          * Make a minimal effort to prevent the NIC from polling an
1395          * idle tx queue.  If we can't get the lock we leave the queue
1396          * active. In this case, either a thread was about to start
1397          * using the queue anyway, or we lost a race and the NIC will
1398          * waste some of its resources polling an inactive queue for a
1399          * while.
1400          */
1401
1402         if ((ss->mgp->dev->real_num_tx_queues > 1) &&
1403             __netif_tx_trylock(dev_queue)) {
1404                 if (tx->req == tx->done) {
1405                         tx->queue_active = 0;
1406                         put_be32(htonl(1), tx->send_stop);
1407                         mb();
1408                         mmiowb();
1409                 }
1410                 __netif_tx_unlock(dev_queue);
1411         }
1412
1413         /* start the queue if we've stopped it */
1414         if (netif_tx_queue_stopped(dev_queue) &&
1415             tx->req - tx->done < (tx->mask >> 1)) {
1416                 tx->wake_queue++;
1417                 netif_tx_wake_queue(dev_queue);
1418         }
1419 }
1420
1421 static inline int
1422 myri10ge_clean_rx_done(struct myri10ge_slice_state *ss, int budget)
1423 {
1424         struct myri10ge_rx_done *rx_done = &ss->rx_done;
1425         struct myri10ge_priv *mgp = ss->mgp;
1426         struct net_device *netdev = mgp->dev;
1427         unsigned long rx_bytes = 0;
1428         unsigned long rx_packets = 0;
1429         unsigned long rx_ok;
1430
1431         int idx = rx_done->idx;
1432         int cnt = rx_done->cnt;
1433         int work_done = 0;
1434         u16 length;
1435         __wsum checksum;
1436
1437         while (rx_done->entry[idx].length != 0 && work_done < budget) {
1438                 length = ntohs(rx_done->entry[idx].length);
1439                 rx_done->entry[idx].length = 0;
1440                 checksum = csum_unfold(rx_done->entry[idx].checksum);
1441                 if (length <= mgp->small_bytes)
1442                         rx_ok = myri10ge_rx_done(ss, &ss->rx_small,
1443                                                  mgp->small_bytes,
1444                                                  length, checksum);
1445                 else
1446                         rx_ok = myri10ge_rx_done(ss, &ss->rx_big,
1447                                                  mgp->big_bytes,
1448                                                  length, checksum);
1449                 rx_packets += rx_ok;
1450                 rx_bytes += rx_ok * (unsigned long)length;
1451                 cnt++;
1452                 idx = cnt & (mgp->max_intr_slots - 1);
1453                 work_done++;
1454         }
1455         rx_done->idx = idx;
1456         rx_done->cnt = cnt;
1457         ss->stats.rx_packets += rx_packets;
1458         ss->stats.rx_bytes += rx_bytes;
1459
1460         if (netdev->features & NETIF_F_LRO)
1461                 lro_flush_all(&rx_done->lro_mgr);
1462
1463         /* restock receive rings if needed */
1464         if (ss->rx_small.fill_cnt - ss->rx_small.cnt < myri10ge_fill_thresh)
1465                 myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
1466                                         mgp->small_bytes + MXGEFW_PAD, 0);
1467         if (ss->rx_big.fill_cnt - ss->rx_big.cnt < myri10ge_fill_thresh)
1468                 myri10ge_alloc_rx_pages(mgp, &ss->rx_big, mgp->big_bytes, 0);
1469
1470         return work_done;
1471 }
1472
1473 static inline void myri10ge_check_statblock(struct myri10ge_priv *mgp)
1474 {
1475         struct mcp_irq_data *stats = mgp->ss[0].fw_stats;
1476
1477         if (unlikely(stats->stats_updated)) {
1478                 unsigned link_up = ntohl(stats->link_up);
1479                 if (mgp->link_state != link_up) {
1480                         mgp->link_state = link_up;
1481
1482                         if (mgp->link_state == MXGEFW_LINK_UP) {
1483                                 if (netif_msg_link(mgp))
1484                                         netdev_info(mgp->dev, "link up\n");
1485                                 netif_carrier_on(mgp->dev);
1486                                 mgp->link_changes++;
1487                         } else {
1488                                 if (netif_msg_link(mgp))
1489                                         netdev_info(mgp->dev, "link %s\n",
1490                                             link_up == MXGEFW_LINK_MYRINET ?
1491                                             "mismatch (Myrinet detected)" :
1492                                             "down");
1493                                 netif_carrier_off(mgp->dev);
1494                                 mgp->link_changes++;
1495                         }
1496                 }
1497                 if (mgp->rdma_tags_available !=
1498                     ntohl(stats->rdma_tags_available)) {
1499                         mgp->rdma_tags_available =
1500                             ntohl(stats->rdma_tags_available);
1501                         netdev_warn(mgp->dev, "RDMA timed out! %d tags left\n",
1502                                     mgp->rdma_tags_available);
1503                 }
1504                 mgp->down_cnt += stats->link_down;
1505                 if (stats->link_down)
1506                         wake_up(&mgp->down_wq);
1507         }
1508 }
1509
1510 static int myri10ge_poll(struct napi_struct *napi, int budget)
1511 {
1512         struct myri10ge_slice_state *ss =
1513             container_of(napi, struct myri10ge_slice_state, napi);
1514         int work_done;
1515
1516 #ifdef CONFIG_MYRI10GE_DCA
1517         if (ss->mgp->dca_enabled)
1518                 myri10ge_update_dca(ss);
1519 #endif
1520
1521         /* process as many rx events as NAPI will allow */
1522         work_done = myri10ge_clean_rx_done(ss, budget);
1523
1524         if (work_done < budget) {
1525                 napi_complete(napi);
1526                 put_be32(htonl(3), ss->irq_claim);
1527         }
1528         return work_done;
1529 }
1530
1531 static irqreturn_t myri10ge_intr(int irq, void *arg)
1532 {
1533         struct myri10ge_slice_state *ss = arg;
1534         struct myri10ge_priv *mgp = ss->mgp;
1535         struct mcp_irq_data *stats = ss->fw_stats;
1536         struct myri10ge_tx_buf *tx = &ss->tx;
1537         u32 send_done_count;
1538         int i;
1539
1540         /* an interrupt on a non-zero receive-only slice is implicitly
1541          * valid  since MSI-X irqs are not shared */
1542         if ((mgp->dev->real_num_tx_queues == 1) && (ss != mgp->ss)) {
1543                 napi_schedule(&ss->napi);
1544                 return (IRQ_HANDLED);
1545         }
1546
1547         /* make sure it is our IRQ, and that the DMA has finished */
1548         if (unlikely(!stats->valid))
1549                 return (IRQ_NONE);
1550
1551         /* low bit indicates receives are present, so schedule
1552          * napi poll handler */
1553         if (stats->valid & 1)
1554                 napi_schedule(&ss->napi);
1555
1556         if (!mgp->msi_enabled && !mgp->msix_enabled) {
1557                 put_be32(0, mgp->irq_deassert);
1558                 if (!myri10ge_deassert_wait)
1559                         stats->valid = 0;
1560                 mb();
1561         } else
1562                 stats->valid = 0;
1563
1564         /* Wait for IRQ line to go low, if using INTx */
1565         i = 0;
1566         while (1) {
1567                 i++;
1568                 /* check for transmit completes and receives */
1569                 send_done_count = ntohl(stats->send_done_count);
1570                 if (send_done_count != tx->pkt_done)
1571                         myri10ge_tx_done(ss, (int)send_done_count);
1572                 if (unlikely(i > myri10ge_max_irq_loops)) {
1573                         netdev_err(mgp->dev, "irq stuck?\n");
1574                         stats->valid = 0;
1575                         schedule_work(&mgp->watchdog_work);
1576                 }
1577                 if (likely(stats->valid == 0))
1578                         break;
1579                 cpu_relax();
1580                 barrier();
1581         }
1582
1583         /* Only slice 0 updates stats */
1584         if (ss == mgp->ss)
1585                 myri10ge_check_statblock(mgp);
1586
1587         put_be32(htonl(3), ss->irq_claim + 1);
1588         return (IRQ_HANDLED);
1589 }
1590
1591 static int
1592 myri10ge_get_settings(struct net_device *netdev, struct ethtool_cmd *cmd)
1593 {
1594         struct myri10ge_priv *mgp = netdev_priv(netdev);
1595         char *ptr;
1596         int i;
1597
1598         cmd->autoneg = AUTONEG_DISABLE;
1599         cmd->speed = SPEED_10000;
1600         cmd->duplex = DUPLEX_FULL;
1601
1602         /*
1603          * parse the product code to deterimine the interface type
1604          * (CX4, XFP, Quad Ribbon Fiber) by looking at the character
1605          * after the 3rd dash in the driver's cached copy of the
1606          * EEPROM's product code string.
1607          */
1608         ptr = mgp->product_code_string;
1609         if (ptr == NULL) {
1610                 netdev_err(netdev, "Missing product code\n");
1611                 return 0;
1612         }
1613         for (i = 0; i < 3; i++, ptr++) {
1614                 ptr = strchr(ptr, '-');
1615                 if (ptr == NULL) {
1616                         netdev_err(netdev, "Invalid product code %s\n",
1617                                    mgp->product_code_string);
1618                         return 0;
1619                 }
1620         }
1621         if (*ptr == '2')
1622                 ptr++;
1623         if (*ptr == 'R' || *ptr == 'Q' || *ptr == 'S') {
1624                 /* We've found either an XFP, quad ribbon fiber, or SFP+ */
1625                 cmd->port = PORT_FIBRE;
1626                 cmd->supported |= SUPPORTED_FIBRE;
1627                 cmd->advertising |= ADVERTISED_FIBRE;
1628         } else {
1629                 cmd->port = PORT_OTHER;
1630         }
1631         if (*ptr == 'R' || *ptr == 'S')
1632                 cmd->transceiver = XCVR_EXTERNAL;
1633         else
1634                 cmd->transceiver = XCVR_INTERNAL;
1635
1636         return 0;
1637 }
1638
1639 static void
1640 myri10ge_get_drvinfo(struct net_device *netdev, struct ethtool_drvinfo *info)
1641 {
1642         struct myri10ge_priv *mgp = netdev_priv(netdev);
1643
1644         strlcpy(info->driver, "myri10ge", sizeof(info->driver));
1645         strlcpy(info->version, MYRI10GE_VERSION_STR, sizeof(info->version));
1646         strlcpy(info->fw_version, mgp->fw_version, sizeof(info->fw_version));
1647         strlcpy(info->bus_info, pci_name(mgp->pdev), sizeof(info->bus_info));
1648 }
1649
1650 static int
1651 myri10ge_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
1652 {
1653         struct myri10ge_priv *mgp = netdev_priv(netdev);
1654
1655         coal->rx_coalesce_usecs = mgp->intr_coal_delay;
1656         return 0;
1657 }
1658
1659 static int
1660 myri10ge_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
1661 {
1662         struct myri10ge_priv *mgp = netdev_priv(netdev);
1663
1664         mgp->intr_coal_delay = coal->rx_coalesce_usecs;
1665         put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
1666         return 0;
1667 }
1668
1669 static void
1670 myri10ge_get_pauseparam(struct net_device *netdev,
1671                         struct ethtool_pauseparam *pause)
1672 {
1673         struct myri10ge_priv *mgp = netdev_priv(netdev);
1674
1675         pause->autoneg = 0;
1676         pause->rx_pause = mgp->pause;
1677         pause->tx_pause = mgp->pause;
1678 }
1679
1680 static int
1681 myri10ge_set_pauseparam(struct net_device *netdev,
1682                         struct ethtool_pauseparam *pause)
1683 {
1684         struct myri10ge_priv *mgp = netdev_priv(netdev);
1685
1686         if (pause->tx_pause != mgp->pause)
1687                 return myri10ge_change_pause(mgp, pause->tx_pause);
1688         if (pause->rx_pause != mgp->pause)
1689                 return myri10ge_change_pause(mgp, pause->tx_pause);
1690         if (pause->autoneg != 0)
1691                 return -EINVAL;
1692         return 0;
1693 }
1694
1695 static void
1696 myri10ge_get_ringparam(struct net_device *netdev,
1697                        struct ethtool_ringparam *ring)
1698 {
1699         struct myri10ge_priv *mgp = netdev_priv(netdev);
1700
1701         ring->rx_mini_max_pending = mgp->ss[0].rx_small.mask + 1;
1702         ring->rx_max_pending = mgp->ss[0].rx_big.mask + 1;
1703         ring->rx_jumbo_max_pending = 0;
1704         ring->tx_max_pending = mgp->ss[0].tx.mask + 1;
1705         ring->rx_mini_pending = ring->rx_mini_max_pending;
1706         ring->rx_pending = ring->rx_max_pending;
1707         ring->rx_jumbo_pending = ring->rx_jumbo_max_pending;
1708         ring->tx_pending = ring->tx_max_pending;
1709 }
1710
1711 static u32 myri10ge_get_rx_csum(struct net_device *netdev)
1712 {
1713         struct myri10ge_priv *mgp = netdev_priv(netdev);
1714
1715         if (mgp->csum_flag)
1716                 return 1;
1717         else
1718                 return 0;
1719 }
1720
1721 static int myri10ge_set_rx_csum(struct net_device *netdev, u32 csum_enabled)
1722 {
1723         struct myri10ge_priv *mgp = netdev_priv(netdev);
1724         int err = 0;
1725
1726         if (csum_enabled)
1727                 mgp->csum_flag = MXGEFW_FLAGS_CKSUM;
1728         else {
1729                 u32 flags = ethtool_op_get_flags(netdev);
1730                 err = ethtool_op_set_flags(netdev, (flags & ~ETH_FLAG_LRO));
1731                 mgp->csum_flag = 0;
1732
1733         }
1734         return err;
1735 }
1736
1737 static int myri10ge_set_tso(struct net_device *netdev, u32 tso_enabled)
1738 {
1739         struct myri10ge_priv *mgp = netdev_priv(netdev);
1740         unsigned long flags = mgp->features & (NETIF_F_TSO6 | NETIF_F_TSO);
1741
1742         if (tso_enabled)
1743                 netdev->features |= flags;
1744         else
1745                 netdev->features &= ~flags;
1746         return 0;
1747 }
1748
1749 static const char myri10ge_gstrings_main_stats[][ETH_GSTRING_LEN] = {
1750         "rx_packets", "tx_packets", "rx_bytes", "tx_bytes", "rx_errors",
1751         "tx_errors", "rx_dropped", "tx_dropped", "multicast", "collisions",
1752         "rx_length_errors", "rx_over_errors", "rx_crc_errors",
1753         "rx_frame_errors", "rx_fifo_errors", "rx_missed_errors",
1754         "tx_aborted_errors", "tx_carrier_errors", "tx_fifo_errors",
1755         "tx_heartbeat_errors", "tx_window_errors",
1756         /* device-specific stats */
1757         "tx_boundary", "WC", "irq", "MSI", "MSIX",
1758         "read_dma_bw_MBs", "write_dma_bw_MBs", "read_write_dma_bw_MBs",
1759         "serial_number", "watchdog_resets",
1760 #ifdef CONFIG_MYRI10GE_DCA
1761         "dca_capable_firmware", "dca_device_present",
1762 #endif
1763         "link_changes", "link_up", "dropped_link_overflow",
1764         "dropped_link_error_or_filtered",
1765         "dropped_pause", "dropped_bad_phy", "dropped_bad_crc32",
1766         "dropped_unicast_filtered", "dropped_multicast_filtered",
1767         "dropped_runt", "dropped_overrun", "dropped_no_small_buffer",
1768         "dropped_no_big_buffer"
1769 };
1770
1771 static const char myri10ge_gstrings_slice_stats[][ETH_GSTRING_LEN] = {
1772         "----------- slice ---------",
1773         "tx_pkt_start", "tx_pkt_done", "tx_req", "tx_done",
1774         "rx_small_cnt", "rx_big_cnt",
1775         "wake_queue", "stop_queue", "tx_linearized", "LRO aggregated",
1776             "LRO flushed",
1777         "LRO avg aggr", "LRO no_desc"
1778 };
1779
1780 #define MYRI10GE_NET_STATS_LEN      21
1781 #define MYRI10GE_MAIN_STATS_LEN  ARRAY_SIZE(myri10ge_gstrings_main_stats)
1782 #define MYRI10GE_SLICE_STATS_LEN  ARRAY_SIZE(myri10ge_gstrings_slice_stats)
1783
1784 static void
1785 myri10ge_get_strings(struct net_device *netdev, u32 stringset, u8 * data)
1786 {
1787         struct myri10ge_priv *mgp = netdev_priv(netdev);
1788         int i;
1789
1790         switch (stringset) {
1791         case ETH_SS_STATS:
1792                 memcpy(data, *myri10ge_gstrings_main_stats,
1793                        sizeof(myri10ge_gstrings_main_stats));
1794                 data += sizeof(myri10ge_gstrings_main_stats);
1795                 for (i = 0; i < mgp->num_slices; i++) {
1796                         memcpy(data, *myri10ge_gstrings_slice_stats,
1797                                sizeof(myri10ge_gstrings_slice_stats));
1798                         data += sizeof(myri10ge_gstrings_slice_stats);
1799                 }
1800                 break;
1801         }
1802 }
1803
1804 static int myri10ge_get_sset_count(struct net_device *netdev, int sset)
1805 {
1806         struct myri10ge_priv *mgp = netdev_priv(netdev);
1807
1808         switch (sset) {
1809         case ETH_SS_STATS:
1810                 return MYRI10GE_MAIN_STATS_LEN +
1811                     mgp->num_slices * MYRI10GE_SLICE_STATS_LEN;
1812         default:
1813                 return -EOPNOTSUPP;
1814         }
1815 }
1816
1817 static void
1818 myri10ge_get_ethtool_stats(struct net_device *netdev,
1819                            struct ethtool_stats *stats, u64 * data)
1820 {
1821         struct myri10ge_priv *mgp = netdev_priv(netdev);
1822         struct myri10ge_slice_state *ss;
1823         int slice;
1824         int i;
1825
1826         /* force stats update */
1827         (void)myri10ge_get_stats(netdev);
1828         for (i = 0; i < MYRI10GE_NET_STATS_LEN; i++)
1829                 data[i] = ((unsigned long *)&netdev->stats)[i];
1830
1831         data[i++] = (unsigned int)mgp->tx_boundary;
1832         data[i++] = (unsigned int)mgp->wc_enabled;
1833         data[i++] = (unsigned int)mgp->pdev->irq;
1834         data[i++] = (unsigned int)mgp->msi_enabled;
1835         data[i++] = (unsigned int)mgp->msix_enabled;
1836         data[i++] = (unsigned int)mgp->read_dma;
1837         data[i++] = (unsigned int)mgp->write_dma;
1838         data[i++] = (unsigned int)mgp->read_write_dma;
1839         data[i++] = (unsigned int)mgp->serial_number;
1840         data[i++] = (unsigned int)mgp->watchdog_resets;
1841 #ifdef CONFIG_MYRI10GE_DCA
1842         data[i++] = (unsigned int)(mgp->ss[0].dca_tag != NULL);
1843         data[i++] = (unsigned int)(mgp->dca_enabled);
1844 #endif
1845         data[i++] = (unsigned int)mgp->link_changes;
1846
1847         /* firmware stats are useful only in the first slice */
1848         ss = &mgp->ss[0];
1849         data[i++] = (unsigned int)ntohl(ss->fw_stats->link_up);
1850         data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_link_overflow);
1851         data[i++] =
1852             (unsigned int)ntohl(ss->fw_stats->dropped_link_error_or_filtered);
1853         data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_pause);
1854         data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_bad_phy);
1855         data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_bad_crc32);
1856         data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_unicast_filtered);
1857         data[i++] =
1858             (unsigned int)ntohl(ss->fw_stats->dropped_multicast_filtered);
1859         data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_runt);
1860         data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_overrun);
1861         data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_no_small_buffer);
1862         data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_no_big_buffer);
1863
1864         for (slice = 0; slice < mgp->num_slices; slice++) {
1865                 ss = &mgp->ss[slice];
1866                 data[i++] = slice;
1867                 data[i++] = (unsigned int)ss->tx.pkt_start;
1868                 data[i++] = (unsigned int)ss->tx.pkt_done;
1869                 data[i++] = (unsigned int)ss->tx.req;
1870                 data[i++] = (unsigned int)ss->tx.done;
1871                 data[i++] = (unsigned int)ss->rx_small.cnt;
1872                 data[i++] = (unsigned int)ss->rx_big.cnt;
1873                 data[i++] = (unsigned int)ss->tx.wake_queue;
1874                 data[i++] = (unsigned int)ss->tx.stop_queue;
1875                 data[i++] = (unsigned int)ss->tx.linearized;
1876                 data[i++] = ss->rx_done.lro_mgr.stats.aggregated;
1877                 data[i++] = ss->rx_done.lro_mgr.stats.flushed;
1878                 if (ss->rx_done.lro_mgr.stats.flushed)
1879                         data[i++] = ss->rx_done.lro_mgr.stats.aggregated /
1880                             ss->rx_done.lro_mgr.stats.flushed;
1881                 else
1882                         data[i++] = 0;
1883                 data[i++] = ss->rx_done.lro_mgr.stats.no_desc;
1884         }
1885 }
1886
1887 static void myri10ge_set_msglevel(struct net_device *netdev, u32 value)
1888 {
1889         struct myri10ge_priv *mgp = netdev_priv(netdev);
1890         mgp->msg_enable = value;
1891 }
1892
1893 static u32 myri10ge_get_msglevel(struct net_device *netdev)
1894 {
1895         struct myri10ge_priv *mgp = netdev_priv(netdev);
1896         return mgp->msg_enable;
1897 }
1898
1899 static const struct ethtool_ops myri10ge_ethtool_ops = {
1900         .get_settings = myri10ge_get_settings,
1901         .get_drvinfo = myri10ge_get_drvinfo,
1902         .get_coalesce = myri10ge_get_coalesce,
1903         .set_coalesce = myri10ge_set_coalesce,
1904         .get_pauseparam = myri10ge_get_pauseparam,
1905         .set_pauseparam = myri10ge_set_pauseparam,
1906         .get_ringparam = myri10ge_get_ringparam,
1907         .get_rx_csum = myri10ge_get_rx_csum,
1908         .set_rx_csum = myri10ge_set_rx_csum,
1909         .set_tx_csum = ethtool_op_set_tx_hw_csum,
1910         .set_sg = ethtool_op_set_sg,
1911         .set_tso = myri10ge_set_tso,
1912         .get_link = ethtool_op_get_link,
1913         .get_strings = myri10ge_get_strings,
1914         .get_sset_count = myri10ge_get_sset_count,
1915         .get_ethtool_stats = myri10ge_get_ethtool_stats,
1916         .set_msglevel = myri10ge_set_msglevel,
1917         .get_msglevel = myri10ge_get_msglevel,
1918         .get_flags = ethtool_op_get_flags,
1919         .set_flags = ethtool_op_set_flags
1920 };
1921
1922 static int myri10ge_allocate_rings(struct myri10ge_slice_state *ss)
1923 {
1924         struct myri10ge_priv *mgp = ss->mgp;
1925         struct myri10ge_cmd cmd;
1926         struct net_device *dev = mgp->dev;
1927         int tx_ring_size, rx_ring_size;
1928         int tx_ring_entries, rx_ring_entries;
1929         int i, slice, status;
1930         size_t bytes;
1931
1932         /* get ring sizes */
1933         slice = ss - mgp->ss;
1934         cmd.data0 = slice;
1935         status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_RING_SIZE, &cmd, 0);
1936         tx_ring_size = cmd.data0;
1937         cmd.data0 = slice;
1938         status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
1939         if (status != 0)
1940                 return status;
1941         rx_ring_size = cmd.data0;
1942
1943         tx_ring_entries = tx_ring_size / sizeof(struct mcp_kreq_ether_send);
1944         rx_ring_entries = rx_ring_size / sizeof(struct mcp_dma_addr);
1945         ss->tx.mask = tx_ring_entries - 1;
1946         ss->rx_small.mask = ss->rx_big.mask = rx_ring_entries - 1;
1947
1948         status = -ENOMEM;
1949
1950         /* allocate the host shadow rings */
1951
1952         bytes = 8 + (MYRI10GE_MAX_SEND_DESC_TSO + 4)
1953             * sizeof(*ss->tx.req_list);
1954         ss->tx.req_bytes = kzalloc(bytes, GFP_KERNEL);
1955         if (ss->tx.req_bytes == NULL)
1956                 goto abort_with_nothing;
1957
1958         /* ensure req_list entries are aligned to 8 bytes */
1959         ss->tx.req_list = (struct mcp_kreq_ether_send *)
1960             ALIGN((unsigned long)ss->tx.req_bytes, 8);
1961         ss->tx.queue_active = 0;
1962
1963         bytes = rx_ring_entries * sizeof(*ss->rx_small.shadow);
1964         ss->rx_small.shadow = kzalloc(bytes, GFP_KERNEL);
1965         if (ss->rx_small.shadow == NULL)
1966                 goto abort_with_tx_req_bytes;
1967
1968         bytes = rx_ring_entries * sizeof(*ss->rx_big.shadow);
1969         ss->rx_big.shadow = kzalloc(bytes, GFP_KERNEL);
1970         if (ss->rx_big.shadow == NULL)
1971                 goto abort_with_rx_small_shadow;
1972
1973         /* allocate the host info rings */
1974
1975         bytes = tx_ring_entries * sizeof(*ss->tx.info);
1976         ss->tx.info = kzalloc(bytes, GFP_KERNEL);
1977         if (ss->tx.info == NULL)
1978                 goto abort_with_rx_big_shadow;
1979
1980         bytes = rx_ring_entries * sizeof(*ss->rx_small.info);
1981         ss->rx_small.info = kzalloc(bytes, GFP_KERNEL);
1982         if (ss->rx_small.info == NULL)
1983                 goto abort_with_tx_info;
1984
1985         bytes = rx_ring_entries * sizeof(*ss->rx_big.info);
1986         ss->rx_big.info = kzalloc(bytes, GFP_KERNEL);
1987         if (ss->rx_big.info == NULL)
1988                 goto abort_with_rx_small_info;
1989
1990         /* Fill the receive rings */
1991         ss->rx_big.cnt = 0;
1992         ss->rx_small.cnt = 0;
1993         ss->rx_big.fill_cnt = 0;
1994         ss->rx_small.fill_cnt = 0;
1995         ss->rx_small.page_offset = MYRI10GE_ALLOC_SIZE;
1996         ss->rx_big.page_offset = MYRI10GE_ALLOC_SIZE;
1997         ss->rx_small.watchdog_needed = 0;
1998         ss->rx_big.watchdog_needed = 0;
1999         myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
2000                                 mgp->small_bytes + MXGEFW_PAD, 0);
2001
2002         if (ss->rx_small.fill_cnt < ss->rx_small.mask + 1) {
2003                 netdev_err(dev, "slice-%d: alloced only %d small bufs\n",
2004                            slice, ss->rx_small.fill_cnt);
2005                 goto abort_with_rx_small_ring;
2006         }
2007
2008         myri10ge_alloc_rx_pages(mgp, &ss->rx_big, mgp->big_bytes, 0);
2009         if (ss->rx_big.fill_cnt < ss->rx_big.mask + 1) {
2010                 netdev_err(dev, "slice-%d: alloced only %d big bufs\n",
2011                            slice, ss->rx_big.fill_cnt);
2012                 goto abort_with_rx_big_ring;
2013         }
2014
2015         return 0;
2016
2017 abort_with_rx_big_ring:
2018         for (i = ss->rx_big.cnt; i < ss->rx_big.fill_cnt; i++) {
2019                 int idx = i & ss->rx_big.mask;
2020                 myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_big.info[idx],
2021                                        mgp->big_bytes);
2022                 put_page(ss->rx_big.info[idx].page);
2023         }
2024
2025 abort_with_rx_small_ring:
2026         for (i = ss->rx_small.cnt; i < ss->rx_small.fill_cnt; i++) {
2027                 int idx = i & ss->rx_small.mask;
2028                 myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_small.info[idx],
2029                                        mgp->small_bytes + MXGEFW_PAD);
2030                 put_page(ss->rx_small.info[idx].page);
2031         }
2032
2033         kfree(ss->rx_big.info);
2034
2035 abort_with_rx_small_info:
2036         kfree(ss->rx_small.info);
2037
2038 abort_with_tx_info:
2039         kfree(ss->tx.info);
2040
2041 abort_with_rx_big_shadow:
2042         kfree(ss->rx_big.shadow);
2043
2044 abort_with_rx_small_shadow:
2045         kfree(ss->rx_small.shadow);
2046
2047 abort_with_tx_req_bytes:
2048         kfree(ss->tx.req_bytes);
2049         ss->tx.req_bytes = NULL;
2050         ss->tx.req_list = NULL;
2051
2052 abort_with_nothing:
2053         return status;
2054 }
2055
2056 static void myri10ge_free_rings(struct myri10ge_slice_state *ss)
2057 {
2058         struct myri10ge_priv *mgp = ss->mgp;
2059         struct sk_buff *skb;
2060         struct myri10ge_tx_buf *tx;
2061         int i, len, idx;
2062
2063         /* If not allocated, skip it */
2064         if (ss->tx.req_list == NULL)
2065                 return;
2066
2067         for (i = ss->rx_big.cnt; i < ss->rx_big.fill_cnt; i++) {
2068                 idx = i & ss->rx_big.mask;
2069                 if (i == ss->rx_big.fill_cnt - 1)
2070                         ss->rx_big.info[idx].page_offset = MYRI10GE_ALLOC_SIZE;
2071                 myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_big.info[idx],
2072                                        mgp->big_bytes);
2073                 put_page(ss->rx_big.info[idx].page);
2074         }
2075
2076         for (i = ss->rx_small.cnt; i < ss->rx_small.fill_cnt; i++) {
2077                 idx = i & ss->rx_small.mask;
2078                 if (i == ss->rx_small.fill_cnt - 1)
2079                         ss->rx_small.info[idx].page_offset =
2080                             MYRI10GE_ALLOC_SIZE;
2081                 myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_small.info[idx],
2082                                        mgp->small_bytes + MXGEFW_PAD);
2083                 put_page(ss->rx_small.info[idx].page);
2084         }
2085         tx = &ss->tx;
2086         while (tx->done != tx->req) {
2087                 idx = tx->done & tx->mask;
2088                 skb = tx->info[idx].skb;
2089
2090                 /* Mark as free */
2091                 tx->info[idx].skb = NULL;
2092                 tx->done++;
2093                 len = pci_unmap_len(&tx->info[idx], len);
2094                 pci_unmap_len_set(&tx->info[idx], len, 0);
2095                 if (skb) {
2096                         ss->stats.tx_dropped++;
2097                         dev_kfree_skb_any(skb);
2098                         if (len)
2099                                 pci_unmap_single(mgp->pdev,
2100                                                  pci_unmap_addr(&tx->info[idx],
2101                                                                 bus), len,
2102                                                  PCI_DMA_TODEVICE);
2103                 } else {
2104                         if (len)
2105                                 pci_unmap_page(mgp->pdev,
2106                                                pci_unmap_addr(&tx->info[idx],
2107                                                               bus), len,
2108                                                PCI_DMA_TODEVICE);
2109                 }
2110         }
2111         kfree(ss->rx_big.info);
2112
2113         kfree(ss->rx_small.info);
2114
2115         kfree(ss->tx.info);
2116
2117         kfree(ss->rx_big.shadow);
2118
2119         kfree(ss->rx_small.shadow);
2120
2121         kfree(ss->tx.req_bytes);
2122         ss->tx.req_bytes = NULL;
2123         ss->tx.req_list = NULL;
2124 }
2125
2126 static int myri10ge_request_irq(struct myri10ge_priv *mgp)
2127 {
2128         struct pci_dev *pdev = mgp->pdev;
2129         struct myri10ge_slice_state *ss;
2130         struct net_device *netdev = mgp->dev;
2131         int i;
2132         int status;
2133
2134         mgp->msi_enabled = 0;
2135         mgp->msix_enabled = 0;
2136         status = 0;
2137         if (myri10ge_msi) {
2138                 if (mgp->num_slices > 1) {
2139                         status =
2140                             pci_enable_msix(pdev, mgp->msix_vectors,
2141                                             mgp->num_slices);
2142                         if (status == 0) {
2143                                 mgp->msix_enabled = 1;
2144                         } else {
2145                                 dev_err(&pdev->dev,
2146                                         "Error %d setting up MSI-X\n", status);
2147                                 return status;
2148                         }
2149                 }
2150                 if (mgp->msix_enabled == 0) {
2151                         status = pci_enable_msi(pdev);
2152                         if (status != 0) {
2153                                 dev_err(&pdev->dev,
2154                                         "Error %d setting up MSI; falling back to xPIC\n",
2155                                         status);
2156                         } else {
2157                                 mgp->msi_enabled = 1;
2158                         }
2159                 }
2160         }
2161         if (mgp->msix_enabled) {
2162                 for (i = 0; i < mgp->num_slices; i++) {
2163                         ss = &mgp->ss[i];
2164                         snprintf(ss->irq_desc, sizeof(ss->irq_desc),
2165                                  "%s:slice-%d", netdev->name, i);
2166                         status = request_irq(mgp->msix_vectors[i].vector,
2167                                              myri10ge_intr, 0, ss->irq_desc,
2168                                              ss);
2169                         if (status != 0) {
2170                                 dev_err(&pdev->dev,
2171                                         "slice %d failed to allocate IRQ\n", i);
2172                                 i--;
2173                                 while (i >= 0) {
2174                                         free_irq(mgp->msix_vectors[i].vector,
2175                                                  &mgp->ss[i]);
2176                                         i--;
2177                                 }
2178                                 pci_disable_msix(pdev);
2179                                 return status;
2180                         }
2181                 }
2182         } else {
2183                 status = request_irq(pdev->irq, myri10ge_intr, IRQF_SHARED,
2184                                      mgp->dev->name, &mgp->ss[0]);
2185                 if (status != 0) {
2186                         dev_err(&pdev->dev, "failed to allocate IRQ\n");
2187                         if (mgp->msi_enabled)
2188                                 pci_disable_msi(pdev);
2189                 }
2190         }
2191         return status;
2192 }
2193
2194 static void myri10ge_free_irq(struct myri10ge_priv *mgp)
2195 {
2196         struct pci_dev *pdev = mgp->pdev;
2197         int i;
2198
2199         if (mgp->msix_enabled) {
2200                 for (i = 0; i < mgp->num_slices; i++)
2201                         free_irq(mgp->msix_vectors[i].vector, &mgp->ss[i]);
2202         } else {
2203                 free_irq(pdev->irq, &mgp->ss[0]);
2204         }
2205         if (mgp->msi_enabled)
2206                 pci_disable_msi(pdev);
2207         if (mgp->msix_enabled)
2208                 pci_disable_msix(pdev);
2209 }
2210
2211 static int
2212 myri10ge_get_frag_header(struct skb_frag_struct *frag, void **mac_hdr,
2213                          void **ip_hdr, void **tcpudp_hdr,
2214                          u64 * hdr_flags, void *priv)
2215 {
2216         struct ethhdr *eh;
2217         struct vlan_ethhdr *veh;
2218         struct iphdr *iph;
2219         u8 *va = page_address(frag->page) + frag->page_offset;
2220         unsigned long ll_hlen;
2221         /* passed opaque through lro_receive_frags() */
2222         __wsum csum = (__force __wsum) (unsigned long)priv;
2223
2224         /* find the mac header, aborting if not IPv4 */
2225
2226         eh = (struct ethhdr *)va;
2227         *mac_hdr = eh;
2228         ll_hlen = ETH_HLEN;
2229         if (eh->h_proto != htons(ETH_P_IP)) {
2230                 if (eh->h_proto == htons(ETH_P_8021Q)) {
2231                         veh = (struct vlan_ethhdr *)va;
2232                         if (veh->h_vlan_encapsulated_proto != htons(ETH_P_IP))
2233                                 return -1;
2234
2235                         ll_hlen += VLAN_HLEN;
2236
2237                         /*
2238                          *  HW checksum starts ETH_HLEN bytes into
2239                          *  frame, so we must subtract off the VLAN
2240                          *  header's checksum before csum can be used
2241                          */
2242                         csum = csum_sub(csum, csum_partial(va + ETH_HLEN,
2243                                                            VLAN_HLEN, 0));
2244                 } else {
2245                         return -1;
2246                 }
2247         }
2248         *hdr_flags = LRO_IPV4;
2249
2250         iph = (struct iphdr *)(va + ll_hlen);
2251         *ip_hdr = iph;
2252         if (iph->protocol != IPPROTO_TCP)
2253                 return -1;
2254         if (iph->frag_off & htons(IP_MF | IP_OFFSET))
2255                 return -1;
2256         *hdr_flags |= LRO_TCP;
2257         *tcpudp_hdr = (u8 *) (*ip_hdr) + (iph->ihl << 2);
2258
2259         /* verify the IP checksum */
2260         if (unlikely(ip_fast_csum((u8 *) iph, iph->ihl)))
2261                 return -1;
2262
2263         /* verify the  checksum */
2264         if (unlikely(csum_tcpudp_magic(iph->saddr, iph->daddr,
2265                                        ntohs(iph->tot_len) - (iph->ihl << 2),
2266                                        IPPROTO_TCP, csum)))
2267                 return -1;
2268
2269         return 0;
2270 }
2271
2272 static int myri10ge_get_txrx(struct myri10ge_priv *mgp, int slice)
2273 {
2274         struct myri10ge_cmd cmd;
2275         struct myri10ge_slice_state *ss;
2276         int status;
2277
2278         ss = &mgp->ss[slice];
2279         status = 0;
2280         if (slice == 0 || (mgp->dev->real_num_tx_queues > 1)) {
2281                 cmd.data0 = slice;
2282                 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_OFFSET,
2283                                            &cmd, 0);
2284                 ss->tx.lanai = (struct mcp_kreq_ether_send __iomem *)
2285                     (mgp->sram + cmd.data0);
2286         }
2287         cmd.data0 = slice;
2288         status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SMALL_RX_OFFSET,
2289                                     &cmd, 0);
2290         ss->rx_small.lanai = (struct mcp_kreq_ether_recv __iomem *)
2291             (mgp->sram + cmd.data0);
2292
2293         cmd.data0 = slice;
2294         status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_BIG_RX_OFFSET, &cmd, 0);
2295         ss->rx_big.lanai = (struct mcp_kreq_ether_recv __iomem *)
2296             (mgp->sram + cmd.data0);
2297
2298         ss->tx.send_go = (__iomem __be32 *)
2299             (mgp->sram + MXGEFW_ETH_SEND_GO + 64 * slice);
2300         ss->tx.send_stop = (__iomem __be32 *)
2301             (mgp->sram + MXGEFW_ETH_SEND_STOP + 64 * slice);
2302         return status;
2303
2304 }
2305
2306 static int myri10ge_set_stats(struct myri10ge_priv *mgp, int slice)
2307 {
2308         struct myri10ge_cmd cmd;
2309         struct myri10ge_slice_state *ss;
2310         int status;
2311
2312         ss = &mgp->ss[slice];
2313         cmd.data0 = MYRI10GE_LOWPART_TO_U32(ss->fw_stats_bus);
2314         cmd.data1 = MYRI10GE_HIGHPART_TO_U32(ss->fw_stats_bus);
2315         cmd.data2 = sizeof(struct mcp_irq_data) | (slice << 16);
2316         status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_STATS_DMA_V2, &cmd, 0);
2317         if (status == -ENOSYS) {
2318                 dma_addr_t bus = ss->fw_stats_bus;
2319                 if (slice != 0)
2320                         return -EINVAL;
2321                 bus += offsetof(struct mcp_irq_data, send_done_count);
2322                 cmd.data0 = MYRI10GE_LOWPART_TO_U32(bus);
2323                 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(bus);
2324                 status = myri10ge_send_cmd(mgp,
2325                                            MXGEFW_CMD_SET_STATS_DMA_OBSOLETE,
2326                                            &cmd, 0);
2327                 /* Firmware cannot support multicast without STATS_DMA_V2 */
2328                 mgp->fw_multicast_support = 0;
2329         } else {
2330                 mgp->fw_multicast_support = 1;
2331         }
2332         return 0;
2333 }
2334
2335 static int myri10ge_open(struct net_device *dev)
2336 {
2337         struct myri10ge_slice_state *ss;
2338         struct myri10ge_priv *mgp = netdev_priv(dev);
2339         struct myri10ge_cmd cmd;
2340         int i, status, big_pow2, slice;
2341         u8 *itable;
2342         struct net_lro_mgr *lro_mgr;
2343
2344         if (mgp->running != MYRI10GE_ETH_STOPPED)
2345                 return -EBUSY;
2346
2347         mgp->running = MYRI10GE_ETH_STARTING;
2348         status = myri10ge_reset(mgp);
2349         if (status != 0) {
2350                 netdev_err(dev, "failed reset\n");
2351                 goto abort_with_nothing;
2352         }
2353
2354         if (mgp->num_slices > 1) {
2355                 cmd.data0 = mgp->num_slices;
2356                 cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
2357                 if (mgp->dev->real_num_tx_queues > 1)
2358                         cmd.data1 |= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES;
2359                 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ENABLE_RSS_QUEUES,
2360                                            &cmd, 0);
2361                 if (status != 0) {
2362                         netdev_err(dev, "failed to set number of slices\n");
2363                         goto abort_with_nothing;
2364                 }
2365                 /* setup the indirection table */
2366                 cmd.data0 = mgp->num_slices;
2367                 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_TABLE_SIZE,
2368                                            &cmd, 0);
2369
2370                 status |= myri10ge_send_cmd(mgp,
2371                                             MXGEFW_CMD_GET_RSS_TABLE_OFFSET,
2372                                             &cmd, 0);
2373                 if (status != 0) {
2374                         netdev_err(dev, "failed to setup rss tables\n");
2375                         goto abort_with_nothing;
2376                 }
2377
2378                 /* just enable an identity mapping */
2379                 itable = mgp->sram + cmd.data0;
2380                 for (i = 0; i < mgp->num_slices; i++)
2381                         __raw_writeb(i, &itable[i]);
2382
2383                 cmd.data0 = 1;
2384                 cmd.data1 = myri10ge_rss_hash;
2385                 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_ENABLE,
2386                                            &cmd, 0);
2387                 if (status != 0) {
2388                         netdev_err(dev, "failed to enable slices\n");
2389                         goto abort_with_nothing;
2390                 }
2391         }
2392
2393         status = myri10ge_request_irq(mgp);
2394         if (status != 0)
2395                 goto abort_with_nothing;
2396
2397         /* decide what small buffer size to use.  For good TCP rx
2398          * performance, it is important to not receive 1514 byte
2399          * frames into jumbo buffers, as it confuses the socket buffer
2400          * accounting code, leading to drops and erratic performance.
2401          */
2402
2403         if (dev->mtu <= ETH_DATA_LEN)
2404                 /* enough for a TCP header */
2405                 mgp->small_bytes = (128 > SMP_CACHE_BYTES)
2406                     ? (128 - MXGEFW_PAD)
2407                     : (SMP_CACHE_BYTES - MXGEFW_PAD);
2408         else
2409                 /* enough for a vlan encapsulated ETH_DATA_LEN frame */
2410                 mgp->small_bytes = VLAN_ETH_FRAME_LEN;
2411
2412         /* Override the small buffer size? */
2413         if (myri10ge_small_bytes > 0)
2414                 mgp->small_bytes = myri10ge_small_bytes;
2415
2416         /* Firmware needs the big buff size as a power of 2.  Lie and
2417          * tell him the buffer is larger, because we only use 1
2418          * buffer/pkt, and the mtu will prevent overruns.
2419          */
2420         big_pow2 = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
2421         if (big_pow2 < MYRI10GE_ALLOC_SIZE / 2) {
2422                 while (!is_power_of_2(big_pow2))
2423                         big_pow2++;
2424                 mgp->big_bytes = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
2425         } else {
2426                 big_pow2 = MYRI10GE_ALLOC_SIZE;
2427                 mgp->big_bytes = big_pow2;
2428         }
2429
2430         /* setup the per-slice data structures */
2431         for (slice = 0; slice < mgp->num_slices; slice++) {
2432                 ss = &mgp->ss[slice];
2433
2434                 status = myri10ge_get_txrx(mgp, slice);
2435                 if (status != 0) {
2436                         netdev_err(dev, "failed to get ring sizes or locations\n");
2437                         goto abort_with_rings;
2438                 }
2439                 status = myri10ge_allocate_rings(ss);
2440                 if (status != 0)
2441                         goto abort_with_rings;
2442
2443                 /* only firmware which supports multiple TX queues
2444                  * supports setting up the tx stats on non-zero
2445                  * slices */
2446                 if (slice == 0 || mgp->dev->real_num_tx_queues > 1)
2447                         status = myri10ge_set_stats(mgp, slice);
2448                 if (status) {
2449                         netdev_err(dev, "Couldn't set stats DMA\n");
2450                         goto abort_with_rings;
2451                 }
2452
2453                 lro_mgr = &ss->rx_done.lro_mgr;
2454                 lro_mgr->dev = dev;
2455                 lro_mgr->features = LRO_F_NAPI;
2456                 lro_mgr->ip_summed = CHECKSUM_COMPLETE;
2457                 lro_mgr->ip_summed_aggr = CHECKSUM_UNNECESSARY;
2458                 lro_mgr->max_desc = MYRI10GE_MAX_LRO_DESCRIPTORS;
2459                 lro_mgr->lro_arr = ss->rx_done.lro_desc;
2460                 lro_mgr->get_frag_header = myri10ge_get_frag_header;
2461                 lro_mgr->max_aggr = myri10ge_lro_max_pkts;
2462                 lro_mgr->frag_align_pad = 2;
2463                 if (lro_mgr->max_aggr > MAX_SKB_FRAGS)
2464                         lro_mgr->max_aggr = MAX_SKB_FRAGS;
2465
2466                 /* must happen prior to any irq */
2467                 napi_enable(&(ss)->napi);
2468         }
2469
2470         /* now give firmware buffers sizes, and MTU */
2471         cmd.data0 = dev->mtu + ETH_HLEN + VLAN_HLEN;
2472         status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_MTU, &cmd, 0);
2473         cmd.data0 = mgp->small_bytes;
2474         status |=
2475             myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_SMALL_BUFFER_SIZE, &cmd, 0);
2476         cmd.data0 = big_pow2;
2477         status |=
2478             myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_BIG_BUFFER_SIZE, &cmd, 0);
2479         if (status) {
2480                 netdev_err(dev, "Couldn't set buffer sizes\n");
2481                 goto abort_with_rings;
2482         }
2483
2484         /*
2485          * Set Linux style TSO mode; this is needed only on newer
2486          *  firmware versions.  Older versions default to Linux
2487          *  style TSO
2488          */
2489         cmd.data0 = 0;
2490         status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_TSO_MODE, &cmd, 0);
2491         if (status && status != -ENOSYS) {
2492                 netdev_err(dev, "Couldn't set TSO mode\n");
2493                 goto abort_with_rings;
2494         }
2495
2496         mgp->link_state = ~0U;
2497         mgp->rdma_tags_available = 15;
2498
2499         status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_UP, &cmd, 0);
2500         if (status) {
2501                 netdev_err(dev, "Couldn't bring up link\n");
2502                 goto abort_with_rings;
2503         }
2504
2505         mgp->running = MYRI10GE_ETH_RUNNING;
2506         mgp->watchdog_timer.expires = jiffies + myri10ge_watchdog_timeout * HZ;
2507         add_timer(&mgp->watchdog_timer);
2508         netif_tx_wake_all_queues(dev);
2509
2510         return 0;
2511
2512 abort_with_rings:
2513         while (slice) {
2514                 slice--;
2515                 napi_disable(&mgp->ss[slice].napi);
2516         }
2517         for (i = 0; i < mgp->num_slices; i++)
2518                 myri10ge_free_rings(&mgp->ss[i]);
2519
2520         myri10ge_free_irq(mgp);
2521
2522 abort_with_nothing:
2523         mgp->running = MYRI10GE_ETH_STOPPED;
2524         return -ENOMEM;
2525 }
2526
2527 static int myri10ge_close(struct net_device *dev)
2528 {
2529         struct myri10ge_priv *mgp = netdev_priv(dev);
2530         struct myri10ge_cmd cmd;
2531         int status, old_down_cnt;
2532         int i;
2533
2534         if (mgp->running != MYRI10GE_ETH_RUNNING)
2535                 return 0;
2536
2537         if (mgp->ss[0].tx.req_bytes == NULL)
2538                 return 0;
2539
2540         del_timer_sync(&mgp->watchdog_timer);
2541         mgp->running = MYRI10GE_ETH_STOPPING;
2542         for (i = 0; i < mgp->num_slices; i++) {
2543                 napi_disable(&mgp->ss[i].napi);
2544         }
2545         netif_carrier_off(dev);
2546
2547         netif_tx_stop_all_queues(dev);
2548         if (mgp->rebooted == 0) {
2549                 old_down_cnt = mgp->down_cnt;
2550                 mb();
2551                 status =
2552                     myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_DOWN, &cmd, 0);
2553                 if (status)
2554                         netdev_err(dev, "Couldn't bring down link\n");
2555
2556                 wait_event_timeout(mgp->down_wq, old_down_cnt != mgp->down_cnt,
2557                                    HZ);
2558                 if (old_down_cnt == mgp->down_cnt)
2559                         netdev_err(dev, "never got down irq\n");
2560         }
2561         netif_tx_disable(dev);
2562         myri10ge_free_irq(mgp);
2563         for (i = 0; i < mgp->num_slices; i++)
2564                 myri10ge_free_rings(&mgp->ss[i]);
2565
2566         mgp->running = MYRI10GE_ETH_STOPPED;
2567         return 0;
2568 }
2569
2570 /* copy an array of struct mcp_kreq_ether_send's to the mcp.  Copy
2571  * backwards one at a time and handle ring wraps */
2572
2573 static inline void
2574 myri10ge_submit_req_backwards(struct myri10ge_tx_buf *tx,
2575                               struct mcp_kreq_ether_send *src, int cnt)
2576 {
2577         int idx, starting_slot;
2578         starting_slot = tx->req;
2579         while (cnt > 1) {
2580                 cnt--;
2581                 idx = (starting_slot + cnt) & tx->mask;
2582                 myri10ge_pio_copy(&tx->lanai[idx], &src[cnt], sizeof(*src));
2583                 mb();
2584         }
2585 }
2586
2587 /*
2588  * copy an array of struct mcp_kreq_ether_send's to the mcp.  Copy
2589  * at most 32 bytes at a time, so as to avoid involving the software
2590  * pio handler in the nic.   We re-write the first segment's flags
2591  * to mark them valid only after writing the entire chain.
2592  */
2593
2594 static inline void
2595 myri10ge_submit_req(struct myri10ge_tx_buf *tx, struct mcp_kreq_ether_send *src,
2596                     int cnt)
2597 {
2598         int idx, i;
2599         struct mcp_kreq_ether_send __iomem *dstp, *dst;
2600         struct mcp_kreq_ether_send *srcp;
2601         u8 last_flags;
2602
2603         idx = tx->req & tx->mask;
2604
2605         last_flags = src->flags;
2606         src->flags = 0;
2607         mb();
2608         dst = dstp = &tx->lanai[idx];
2609         srcp = src;
2610
2611         if ((idx + cnt) < tx->mask) {
2612                 for (i = 0; i < (cnt - 1); i += 2) {
2613                         myri10ge_pio_copy(dstp, srcp, 2 * sizeof(*src));
2614                         mb();   /* force write every 32 bytes */
2615                         srcp += 2;
2616                         dstp += 2;
2617                 }
2618         } else {
2619                 /* submit all but the first request, and ensure
2620                  * that it is submitted below */
2621                 myri10ge_submit_req_backwards(tx, src, cnt);
2622                 i = 0;
2623         }
2624         if (i < cnt) {
2625                 /* submit the first request */
2626                 myri10ge_pio_copy(dstp, srcp, sizeof(*src));
2627                 mb();           /* barrier before setting valid flag */
2628         }
2629
2630         /* re-write the last 32-bits with the valid flags */
2631         src->flags = last_flags;
2632         put_be32(*((__be32 *) src + 3), (__be32 __iomem *) dst + 3);
2633         tx->req += cnt;
2634         mb();
2635 }
2636
2637 /*
2638  * Transmit a packet.  We need to split the packet so that a single
2639  * segment does not cross myri10ge->tx_boundary, so this makes segment
2640  * counting tricky.  So rather than try to count segments up front, we
2641  * just give up if there are too few segments to hold a reasonably
2642  * fragmented packet currently available.  If we run
2643  * out of segments while preparing a packet for DMA, we just linearize
2644  * it and try again.
2645  */
2646
2647 static netdev_tx_t myri10ge_xmit(struct sk_buff *skb,
2648                                        struct net_device *dev)
2649 {
2650         struct myri10ge_priv *mgp = netdev_priv(dev);
2651         struct myri10ge_slice_state *ss;
2652         struct mcp_kreq_ether_send *req;
2653         struct myri10ge_tx_buf *tx;
2654         struct skb_frag_struct *frag;
2655         struct netdev_queue *netdev_queue;
2656         dma_addr_t bus;
2657         u32 low;
2658         __be32 high_swapped;
2659         unsigned int len;
2660         int idx, last_idx, avail, frag_cnt, frag_idx, count, mss, max_segments;
2661         u16 pseudo_hdr_offset, cksum_offset, queue;
2662         int cum_len, seglen, boundary, rdma_count;
2663         u8 flags, odd_flag;
2664
2665         queue = skb_get_queue_mapping(skb);
2666         ss = &mgp->ss[queue];
2667         netdev_queue = netdev_get_tx_queue(mgp->dev, queue);
2668         tx = &ss->tx;
2669
2670 again:
2671         req = tx->req_list;
2672         avail = tx->mask - 1 - (tx->req - tx->done);
2673
2674         mss = 0;
2675         max_segments = MXGEFW_MAX_SEND_DESC;
2676
2677         if (skb_is_gso(skb)) {
2678                 mss = skb_shinfo(skb)->gso_size;
2679                 max_segments = MYRI10GE_MAX_SEND_DESC_TSO;
2680         }
2681
2682         if ((unlikely(avail < max_segments))) {
2683                 /* we are out of transmit resources */
2684                 tx->stop_queue++;
2685                 netif_tx_stop_queue(netdev_queue);
2686                 return NETDEV_TX_BUSY;
2687         }
2688
2689         /* Setup checksum offloading, if needed */
2690         cksum_offset = 0;
2691         pseudo_hdr_offset = 0;
2692         odd_flag = 0;
2693         flags = (MXGEFW_FLAGS_NO_TSO | MXGEFW_FLAGS_FIRST);
2694         if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
2695                 cksum_offset = skb_transport_offset(skb);
2696                 pseudo_hdr_offset = cksum_offset + skb->csum_offset;
2697                 /* If the headers are excessively large, then we must
2698                  * fall back to a software checksum */
2699                 if (unlikely(!mss && (cksum_offset > 255 ||
2700                                       pseudo_hdr_offset > 127))) {
2701                         if (skb_checksum_help(skb))
2702                                 goto drop;
2703                         cksum_offset = 0;
2704                         pseudo_hdr_offset = 0;
2705                 } else {
2706                         odd_flag = MXGEFW_FLAGS_ALIGN_ODD;
2707                         flags |= MXGEFW_FLAGS_CKSUM;
2708                 }
2709         }
2710
2711         cum_len = 0;
2712
2713         if (mss) {              /* TSO */
2714                 /* this removes any CKSUM flag from before */
2715                 flags = (MXGEFW_FLAGS_TSO_HDR | MXGEFW_FLAGS_FIRST);
2716
2717                 /* negative cum_len signifies to the
2718                  * send loop that we are still in the
2719                  * header portion of the TSO packet.
2720                  * TSO header can be at most 1KB long */
2721                 cum_len = -(skb_transport_offset(skb) + tcp_hdrlen(skb));
2722
2723                 /* for IPv6 TSO, the checksum offset stores the
2724                  * TCP header length, to save the firmware from
2725                  * the need to parse the headers */
2726                 if (skb_is_gso_v6(skb)) {
2727                         cksum_offset = tcp_hdrlen(skb);
2728                         /* Can only handle headers <= max_tso6 long */
2729                         if (unlikely(-cum_len > mgp->max_tso6))
2730                                 return myri10ge_sw_tso(skb, dev);
2731                 }
2732                 /* for TSO, pseudo_hdr_offset holds mss.
2733                  * The firmware figures out where to put
2734                  * the checksum by parsing the header. */
2735                 pseudo_hdr_offset = mss;
2736         } else
2737                 /* Mark small packets, and pad out tiny packets */
2738         if (skb->len <= MXGEFW_SEND_SMALL_SIZE) {
2739                 flags |= MXGEFW_FLAGS_SMALL;
2740
2741                 /* pad frames to at least ETH_ZLEN bytes */
2742                 if (unlikely(skb->len < ETH_ZLEN)) {
2743                         if (skb_padto(skb, ETH_ZLEN)) {
2744                                 /* The packet is gone, so we must
2745                                  * return 0 */
2746                                 ss->stats.tx_dropped += 1;
2747                                 return NETDEV_TX_OK;
2748                         }
2749                         /* adjust the len to account for the zero pad
2750                          * so that the nic can know how long it is */
2751                         skb->len = ETH_ZLEN;
2752                 }
2753         }
2754
2755         /* map the skb for DMA */
2756         len = skb->len - skb->data_len;
2757         idx = tx->req & tx->mask;
2758         tx->info[idx].skb = skb;
2759         bus = pci_map_single(mgp->pdev, skb->data, len, PCI_DMA_TODEVICE);
2760         pci_unmap_addr_set(&tx->info[idx], bus, bus);
2761         pci_unmap_len_set(&tx->info[idx], len, len);
2762
2763         frag_cnt = skb_shinfo(skb)->nr_frags;
2764         frag_idx = 0;
2765         count = 0;
2766         rdma_count = 0;
2767
2768         /* "rdma_count" is the number of RDMAs belonging to the
2769          * current packet BEFORE the current send request. For
2770          * non-TSO packets, this is equal to "count".
2771          * For TSO packets, rdma_count needs to be reset
2772          * to 0 after a segment cut.
2773          *
2774          * The rdma_count field of the send request is
2775          * the number of RDMAs of the packet starting at
2776          * that request. For TSO send requests with one ore more cuts
2777          * in the middle, this is the number of RDMAs starting
2778          * after the last cut in the request. All previous
2779          * segments before the last cut implicitly have 1 RDMA.
2780          *
2781          * Since the number of RDMAs is not known beforehand,
2782          * it must be filled-in retroactively - after each
2783          * segmentation cut or at the end of the entire packet.
2784          */
2785
2786         while (1) {
2787                 /* Break the SKB or Fragment up into pieces which
2788                  * do not cross mgp->tx_boundary */
2789                 low = MYRI10GE_LOWPART_TO_U32(bus);
2790                 high_swapped = htonl(MYRI10GE_HIGHPART_TO_U32(bus));
2791                 while (len) {
2792                         u8 flags_next;
2793                         int cum_len_next;
2794
2795                         if (unlikely(count == max_segments))
2796                                 goto abort_linearize;
2797
2798                         boundary =
2799                             (low + mgp->tx_boundary) & ~(mgp->tx_boundary - 1);
2800                         seglen = boundary - low;
2801                         if (seglen > len)
2802                                 seglen = len;
2803                         flags_next = flags & ~MXGEFW_FLAGS_FIRST;
2804                         cum_len_next = cum_len + seglen;
2805                         if (mss) {      /* TSO */
2806                                 (req - rdma_count)->rdma_count = rdma_count + 1;
2807
2808                                 if (likely(cum_len >= 0)) {     /* payload */
2809                                         int next_is_first, chop;
2810
2811                                         chop = (cum_len_next > mss);
2812                                         cum_len_next = cum_len_next % mss;
2813                                         next_is_first = (cum_len_next == 0);
2814                                         flags |= chop * MXGEFW_FLAGS_TSO_CHOP;
2815                                         flags_next |= next_is_first *
2816                                             MXGEFW_FLAGS_FIRST;
2817                                         rdma_count |= -(chop | next_is_first);
2818                                         rdma_count += chop & !next_is_first;
2819                                 } else if (likely(cum_len_next >= 0)) { /* header ends */
2820                                         int small;
2821
2822                                         rdma_count = -1;
2823                                         cum_len_next = 0;
2824                                         seglen = -cum_len;
2825                                         small = (mss <= MXGEFW_SEND_SMALL_SIZE);
2826                                         flags_next = MXGEFW_FLAGS_TSO_PLD |
2827                                             MXGEFW_FLAGS_FIRST |
2828                                             (small * MXGEFW_FLAGS_SMALL);
2829                                 }
2830                         }
2831                         req->addr_high = high_swapped;
2832                         req->addr_low = htonl(low);
2833                         req->pseudo_hdr_offset = htons(pseudo_hdr_offset);
2834                         req->pad = 0;   /* complete solid 16-byte block; does this matter? */
2835                         req->rdma_count = 1;
2836                         req->length = htons(seglen);
2837                         req->cksum_offset = cksum_offset;
2838                         req->flags = flags | ((cum_len & 1) * odd_flag);
2839
2840                         low += seglen;
2841                         len -= seglen;
2842                         cum_len = cum_len_next;
2843                         flags = flags_next;
2844                         req++;
2845                         count++;
2846                         rdma_count++;
2847                         if (cksum_offset != 0 && !(mss && skb_is_gso_v6(skb))) {
2848                                 if (unlikely(cksum_offset > seglen))
2849                                         cksum_offset -= seglen;
2850                                 else
2851                                         cksum_offset = 0;
2852                         }
2853                 }
2854                 if (frag_idx == frag_cnt)
2855                         break;
2856
2857                 /* map next fragment for DMA */
2858                 idx = (count + tx->req) & tx->mask;
2859                 frag = &skb_shinfo(skb)->frags[frag_idx];
2860                 frag_idx++;
2861                 len = frag->size;
2862                 bus = pci_map_page(mgp->pdev, frag->page, frag->page_offset,
2863                                    len, PCI_DMA_TODEVICE);
2864                 pci_unmap_addr_set(&tx->info[idx], bus, bus);
2865                 pci_unmap_len_set(&tx->info[idx], len, len);
2866         }
2867
2868         (req - rdma_count)->rdma_count = rdma_count;
2869         if (mss)
2870                 do {
2871                         req--;
2872                         req->flags |= MXGEFW_FLAGS_TSO_LAST;
2873                 } while (!(req->flags & (MXGEFW_FLAGS_TSO_CHOP |
2874                                          MXGEFW_FLAGS_FIRST)));
2875         idx = ((count - 1) + tx->req) & tx->mask;
2876         tx->info[idx].last = 1;
2877         myri10ge_submit_req(tx, tx->req_list, count);
2878         /* if using multiple tx queues, make sure NIC polls the
2879          * current slice */
2880         if ((mgp->dev->real_num_tx_queues > 1) && tx->queue_active == 0) {
2881                 tx->queue_active = 1;
2882                 put_be32(htonl(1), tx->send_go);
2883                 mb();
2884                 mmiowb();
2885         }
2886         tx->pkt_start++;
2887         if ((avail - count) < MXGEFW_MAX_SEND_DESC) {
2888                 tx->stop_queue++;
2889                 netif_tx_stop_queue(netdev_queue);
2890         }
2891         return NETDEV_TX_OK;
2892
2893 abort_linearize:
2894         /* Free any DMA resources we've alloced and clear out the skb
2895          * slot so as to not trip up assertions, and to avoid a
2896          * double-free if linearizing fails */
2897
2898         last_idx = (idx + 1) & tx->mask;
2899         idx = tx->req & tx->mask;
2900         tx->info[idx].skb = NULL;
2901         do {
2902                 len = pci_unmap_len(&tx->info[idx], len);
2903                 if (len) {
2904                         if (tx->info[idx].skb != NULL)
2905                                 pci_unmap_single(mgp->pdev,
2906                                                  pci_unmap_addr(&tx->info[idx],
2907                                                                 bus), len,
2908                                                  PCI_DMA_TODEVICE);
2909                         else
2910                                 pci_unmap_page(mgp->pdev,
2911                                                pci_unmap_addr(&tx->info[idx],
2912                                                               bus), len,
2913                                                PCI_DMA_TODEVICE);
2914                         pci_unmap_len_set(&tx->info[idx], len, 0);
2915                         tx->info[idx].skb = NULL;
2916                 }
2917                 idx = (idx + 1) & tx->mask;
2918         } while (idx != last_idx);
2919         if (skb_is_gso(skb)) {
2920                 netdev_err(mgp->dev, "TSO but wanted to linearize?!?!?\n");
2921                 goto drop;
2922         }
2923
2924         if (skb_linearize(skb))
2925                 goto drop;
2926
2927         tx->linearized++;
2928         goto again;
2929
2930 drop:
2931         dev_kfree_skb_any(skb);
2932         ss->stats.tx_dropped += 1;
2933         return NETDEV_TX_OK;
2934
2935 }
2936
2937 static netdev_tx_t myri10ge_sw_tso(struct sk_buff *skb,
2938                                          struct net_device *dev)
2939 {
2940         struct sk_buff *segs, *curr;
2941         struct myri10ge_priv *mgp = netdev_priv(dev);
2942         struct myri10ge_slice_state *ss;
2943         netdev_tx_t status;
2944
2945         segs = skb_gso_segment(skb, dev->features & ~NETIF_F_TSO6);
2946         if (IS_ERR(segs))
2947                 goto drop;
2948
2949         while (segs) {
2950                 curr = segs;
2951                 segs = segs->next;
2952                 curr->next = NULL;
2953                 status = myri10ge_xmit(curr, dev);
2954                 if (status != 0) {
2955                         dev_kfree_skb_any(curr);
2956                         if (segs != NULL) {
2957                                 curr = segs;
2958                                 segs = segs->next;
2959                                 curr->next = NULL;
2960                                 dev_kfree_skb_any(segs);
2961                         }
2962                         goto drop;
2963                 }
2964         }
2965         dev_kfree_skb_any(skb);
2966         return NETDEV_TX_OK;
2967
2968 drop:
2969         ss = &mgp->ss[skb_get_queue_mapping(skb)];
2970         dev_kfree_skb_any(skb);
2971         ss->stats.tx_dropped += 1;
2972         return NETDEV_TX_OK;
2973 }
2974
2975 static struct net_device_stats *myri10ge_get_stats(struct net_device *dev)
2976 {
2977         struct myri10ge_priv *mgp = netdev_priv(dev);
2978         struct myri10ge_slice_netstats *slice_stats;
2979         struct net_device_stats *stats = &dev->stats;
2980         int i;
2981
2982         spin_lock(&mgp->stats_lock);
2983         memset(stats, 0, sizeof(*stats));
2984         for (i = 0; i < mgp->num_slices; i++) {
2985                 slice_stats = &mgp->ss[i].stats;
2986                 stats->rx_packets += slice_stats->rx_packets;
2987                 stats->tx_packets += slice_stats->tx_packets;
2988                 stats->rx_bytes += slice_stats->rx_bytes;
2989                 stats->tx_bytes += slice_stats->tx_bytes;
2990                 stats->rx_dropped += slice_stats->rx_dropped;
2991                 stats->tx_dropped += slice_stats->tx_dropped;
2992         }
2993         spin_unlock(&mgp->stats_lock);
2994         return stats;
2995 }
2996
2997 static void myri10ge_set_multicast_list(struct net_device *dev)
2998 {
2999         struct myri10ge_priv *mgp = netdev_priv(dev);
3000         struct myri10ge_cmd cmd;
3001         struct dev_mc_list *mc_list;
3002         __be32 data[2] = { 0, 0 };
3003         int err;
3004
3005         /* can be called from atomic contexts,
3006          * pass 1 to force atomicity in myri10ge_send_cmd() */
3007         myri10ge_change_promisc(mgp, dev->flags & IFF_PROMISC, 1);
3008
3009         /* This firmware is known to not support multicast */
3010         if (!mgp->fw_multicast_support)
3011                 return;
3012
3013         /* Disable multicast filtering */
3014
3015         err = myri10ge_send_cmd(mgp, MXGEFW_ENABLE_ALLMULTI, &cmd, 1);
3016         if (err != 0) {
3017                 netdev_err(dev, "Failed MXGEFW_ENABLE_ALLMULTI, error status: %d\n",
3018                            err);
3019                 goto abort;
3020         }
3021
3022         if ((dev->flags & IFF_ALLMULTI) || mgp->adopted_rx_filter_bug) {
3023                 /* request to disable multicast filtering, so quit here */
3024                 return;
3025         }
3026
3027         /* Flush the filters */
3028
3029         err = myri10ge_send_cmd(mgp, MXGEFW_LEAVE_ALL_MULTICAST_GROUPS,
3030                                 &cmd, 1);
3031         if (err != 0) {
3032                 netdev_err(dev, "Failed MXGEFW_LEAVE_ALL_MULTICAST_GROUPS, error status: %d\n",
3033                            err);
3034                 goto abort;
3035         }
3036
3037         /* Walk the multicast list, and add each address */
3038         netdev_for_each_mc_addr(mc_list, dev) {
3039                 memcpy(data, &mc_list->dmi_addr, 6);
3040                 cmd.data0 = ntohl(data[0]);
3041                 cmd.data1 = ntohl(data[1]);
3042                 err = myri10ge_send_cmd(mgp, MXGEFW_JOIN_MULTICAST_GROUP,
3043                                         &cmd, 1);
3044
3045                 if (err != 0) {
3046                         netdev_err(dev, "Failed MXGEFW_JOIN_MULTICAST_GROUP, error status:%d %pM\n",
3047                                    err, mc_list->dmi_addr);
3048                         goto abort;
3049                 }
3050         }
3051         /* Enable multicast filtering */
3052         err = myri10ge_send_cmd(mgp, MXGEFW_DISABLE_ALLMULTI, &cmd, 1);
3053         if (err != 0) {
3054                 netdev_err(dev, "Failed MXGEFW_DISABLE_ALLMULTI, error status: %d\n",
3055                            err);
3056                 goto abort;
3057         }
3058
3059         return;
3060
3061 abort:
3062         return;
3063 }
3064
3065 static int myri10ge_set_mac_address(struct net_device *dev, void *addr)
3066 {
3067         struct sockaddr *sa = addr;
3068         struct myri10ge_priv *mgp = netdev_priv(dev);
3069         int status;
3070
3071         if (!is_valid_ether_addr(sa->sa_data))
3072                 return -EADDRNOTAVAIL;
3073
3074         status = myri10ge_update_mac_address(mgp, sa->sa_data);
3075         if (status != 0) {
3076                 netdev_err(dev, "changing mac address failed with %d\n",
3077                            status);
3078                 return status;
3079         }
3080
3081         /* change the dev structure */
3082         memcpy(dev->dev_addr, sa->sa_data, 6);
3083         return 0;
3084 }
3085
3086 static int myri10ge_change_mtu(struct net_device *dev, int new_mtu)
3087 {
3088         struct myri10ge_priv *mgp = netdev_priv(dev);
3089         int error = 0;
3090
3091         if ((new_mtu < 68) || (ETH_HLEN + new_mtu > MYRI10GE_MAX_ETHER_MTU)) {
3092                 netdev_err(dev, "new mtu (%d) is not valid\n", new_mtu);
3093                 return -EINVAL;
3094         }
3095         netdev_info(dev, "changing mtu from %d to %d\n", dev->mtu, new_mtu);
3096         if (mgp->running) {
3097                 /* if we change the mtu on an active device, we must
3098                  * reset the device so the firmware sees the change */
3099                 myri10ge_close(dev);
3100                 dev->mtu = new_mtu;
3101                 myri10ge_open(dev);
3102         } else
3103                 dev->mtu = new_mtu;
3104
3105         return error;
3106 }
3107
3108 /*
3109  * Enable ECRC to align PCI-E Completion packets on an 8-byte boundary.
3110  * Only do it if the bridge is a root port since we don't want to disturb
3111  * any other device, except if forced with myri10ge_ecrc_enable > 1.
3112  */
3113
3114 static void myri10ge_enable_ecrc(struct myri10ge_priv *mgp)
3115 {
3116         struct pci_dev *bridge = mgp->pdev->bus->self;
3117         struct device *dev = &mgp->pdev->dev;
3118         unsigned cap;
3119         unsigned err_cap;
3120         u16 val;
3121         u8 ext_type;
3122         int ret;
3123
3124         if (!myri10ge_ecrc_enable || !bridge)
3125                 return;
3126
3127         /* check that the bridge is a root port */
3128         cap = pci_find_capability(bridge, PCI_CAP_ID_EXP);
3129         pci_read_config_word(bridge, cap + PCI_CAP_FLAGS, &val);
3130         ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
3131         if (ext_type != PCI_EXP_TYPE_ROOT_PORT) {
3132                 if (myri10ge_ecrc_enable > 1) {
3133                         struct pci_dev *prev_bridge, *old_bridge = bridge;
3134
3135                         /* Walk the hierarchy up to the root port
3136                          * where ECRC has to be enabled */
3137                         do {
3138                                 prev_bridge = bridge;
3139                                 bridge = bridge->bus->self;
3140                                 if (!bridge || prev_bridge == bridge) {
3141                                         dev_err(dev,
3142                                                 "Failed to find root port"
3143                                                 " to force ECRC\n");
3144                                         return;
3145                                 }
3146                                 cap =
3147                                     pci_find_capability(bridge, PCI_CAP_ID_EXP);
3148                                 pci_read_config_word(bridge,
3149                                                      cap + PCI_CAP_FLAGS, &val);
3150                                 ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
3151                         } while (ext_type != PCI_EXP_TYPE_ROOT_PORT);
3152
3153                         dev_info(dev,
3154                                  "Forcing ECRC on non-root port %s"
3155                                  " (enabling on root port %s)\n",
3156                                  pci_name(old_bridge), pci_name(bridge));
3157                 } else {
3158                         dev_err(dev,
3159                                 "Not enabling ECRC on non-root port %s\n",
3160                                 pci_name(bridge));
3161                         return;
3162                 }
3163         }
3164
3165         cap = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ERR);
3166         if (!cap)
3167                 return;
3168
3169         ret = pci_read_config_dword(bridge, cap + PCI_ERR_CAP, &err_cap);
3170         if (ret) {
3171                 dev_err(dev, "failed reading ext-conf-space of %s\n",
3172                         pci_name(bridge));
3173                 dev_err(dev, "\t pci=nommconf in use? "
3174                         "or buggy/incomplete/absent ACPI MCFG attr?\n");
3175                 return;
3176         }
3177         if (!(err_cap & PCI_ERR_CAP_ECRC_GENC))
3178                 return;
3179
3180         err_cap |= PCI_ERR_CAP_ECRC_GENE;
3181         pci_write_config_dword(bridge, cap + PCI_ERR_CAP, err_cap);
3182         dev_info(dev, "Enabled ECRC on upstream bridge %s\n", pci_name(bridge));
3183 }
3184
3185 /*
3186  * The Lanai Z8E PCI-E interface achieves higher Read-DMA throughput
3187  * when the PCI-E Completion packets are aligned on an 8-byte
3188  * boundary.  Some PCI-E chip sets always align Completion packets; on
3189  * the ones that do not, the alignment can be enforced by enabling
3190  * ECRC generation (if supported).
3191  *
3192  * When PCI-E Completion packets are not aligned, it is actually more
3193  * efficient to limit Read-DMA transactions to 2KB, rather than 4KB.
3194  *
3195  * If the driver can neither enable ECRC nor verify that it has
3196  * already been enabled, then it must use a firmware image which works
3197  * around unaligned completion packets (myri10ge_rss_ethp_z8e.dat), and it
3198  * should also ensure that it never gives the device a Read-DMA which is
3199  * larger than 2KB by setting the tx_boundary to 2KB.  If ECRC is
3200  * enabled, then the driver should use the aligned (myri10ge_rss_eth_z8e.dat)
3201  * firmware image, and set tx_boundary to 4KB.
3202  */
3203
3204 static void myri10ge_firmware_probe(struct myri10ge_priv *mgp)
3205 {
3206         struct pci_dev *pdev = mgp->pdev;
3207         struct device *dev = &pdev->dev;
3208         int status;
3209
3210         mgp->tx_boundary = 4096;
3211         /*
3212          * Verify the max read request size was set to 4KB
3213          * before trying the test with 4KB.
3214          */
3215         status = pcie_get_readrq(pdev);
3216         if (status < 0) {
3217                 dev_err(dev, "Couldn't read max read req size: %d\n", status);
3218                 goto abort;
3219         }
3220         if (status != 4096) {
3221                 dev_warn(dev, "Max Read Request size != 4096 (%d)\n", status);
3222                 mgp->tx_boundary = 2048;
3223         }
3224         /*
3225          * load the optimized firmware (which assumes aligned PCIe
3226          * completions) in order to see if it works on this host.
3227          */
3228         mgp->fw_name = myri10ge_fw_aligned;
3229         status = myri10ge_load_firmware(mgp, 1);
3230         if (status != 0) {
3231                 goto abort;
3232         }
3233
3234         /*
3235          * Enable ECRC if possible
3236          */
3237         myri10ge_enable_ecrc(mgp);
3238
3239         /*
3240          * Run a DMA test which watches for unaligned completions and
3241          * aborts on the first one seen.
3242          */
3243
3244         status = myri10ge_dma_test(mgp, MXGEFW_CMD_UNALIGNED_TEST);
3245         if (status == 0)
3246                 return;         /* keep the aligned firmware */
3247
3248         if (status != -E2BIG)
3249                 dev_warn(dev, "DMA test failed: %d\n", status);
3250         if (status == -ENOSYS)
3251                 dev_warn(dev, "Falling back to ethp! "
3252                          "Please install up to date fw\n");
3253 abort:
3254         /* fall back to using the unaligned firmware */
3255         mgp->tx_boundary = 2048;
3256         mgp->fw_name = myri10ge_fw_unaligned;
3257
3258 }
3259
3260 static void myri10ge_select_firmware(struct myri10ge_priv *mgp)
3261 {
3262         int overridden = 0;
3263
3264         if (myri10ge_force_firmware == 0) {
3265                 int link_width, exp_cap;
3266                 u16 lnk;
3267
3268                 exp_cap = pci_find_capability(mgp->pdev, PCI_CAP_ID_EXP);
3269                 pci_read_config_word(mgp->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
3270                 link_width = (lnk >> 4) & 0x3f;
3271
3272                 /* Check to see if Link is less than 8 or if the
3273                  * upstream bridge is known to provide aligned
3274                  * completions */
3275                 if (link_width < 8) {
3276                         dev_info(&mgp->pdev->dev, "PCIE x%d Link\n",
3277                                  link_width);
3278                         mgp->tx_boundary = 4096;
3279                         mgp->fw_name = myri10ge_fw_aligned;
3280                 } else {
3281                         myri10ge_firmware_probe(mgp);
3282                 }
3283         } else {
3284                 if (myri10ge_force_firmware == 1) {
3285                         dev_info(&mgp->pdev->dev,
3286                                  "Assuming aligned completions (forced)\n");
3287                         mgp->tx_boundary = 4096;
3288                         mgp->fw_name = myri10ge_fw_aligned;
3289                 } else {
3290                         dev_info(&mgp->pdev->dev,
3291                                  "Assuming unaligned completions (forced)\n");
3292                         mgp->tx_boundary = 2048;
3293                         mgp->fw_name = myri10ge_fw_unaligned;
3294                 }
3295         }
3296         if (myri10ge_fw_name != NULL) {
3297                 overridden = 1;
3298                 mgp->fw_name = myri10ge_fw_name;
3299         }
3300         if (mgp->board_number < MYRI10GE_MAX_BOARDS &&
3301             myri10ge_fw_names[mgp->board_number] != NULL &&
3302             strlen(myri10ge_fw_names[mgp->board_number])) {
3303                 mgp->fw_name = myri10ge_fw_names[mgp->board_number];
3304                 overridden = 1;
3305         }
3306         if (overridden)
3307                 dev_info(&mgp->pdev->dev, "overriding firmware to %s\n",
3308                          mgp->fw_name);
3309 }
3310
3311 #ifdef CONFIG_PM
3312 static int myri10ge_suspend(struct pci_dev *pdev, pm_message_t state)
3313 {
3314         struct myri10ge_priv *mgp;
3315         struct net_device *netdev;
3316
3317         mgp = pci_get_drvdata(pdev);
3318         if (mgp == NULL)
3319                 return -EINVAL;
3320         netdev = mgp->dev;
3321
3322         netif_device_detach(netdev);
3323         if (netif_running(netdev)) {
3324                 netdev_info(netdev, "closing\n");
3325                 rtnl_lock();
3326                 myri10ge_close(netdev);
3327                 rtnl_unlock();
3328         }
3329         myri10ge_dummy_rdma(mgp, 0);
3330         pci_save_state(pdev);
3331         pci_disable_device(pdev);
3332
3333         return pci_set_power_state(pdev, pci_choose_state(pdev, state));
3334 }
3335
3336 static int myri10ge_resume(struct pci_dev *pdev)
3337 {
3338         struct myri10ge_priv *mgp;
3339         struct net_device *netdev;
3340         int status;
3341         u16 vendor;
3342
3343         mgp = pci_get_drvdata(pdev);
3344         if (mgp == NULL)
3345                 return -EINVAL;
3346         netdev = mgp->dev;
3347         pci_set_power_state(pdev, 0);   /* zeros conf space as a side effect */
3348         msleep(5);              /* give card time to respond */
3349         pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
3350         if (vendor == 0xffff) {
3351                 netdev_err(mgp->dev, "device disappeared!\n");
3352                 return -EIO;
3353         }
3354
3355         status = pci_restore_state(pdev);
3356         if (status)
3357                 return status;
3358
3359         status = pci_enable_device(pdev);
3360         if (status) {
3361                 dev_err(&pdev->dev, "failed to enable device\n");
3362                 return status;
3363         }
3364
3365         pci_set_master(pdev);
3366
3367         myri10ge_reset(mgp);
3368         myri10ge_dummy_rdma(mgp, 1);
3369
3370         /* Save configuration space to be restored if the
3371          * nic resets due to a parity error */
3372         pci_save_state(pdev);
3373
3374         if (netif_running(netdev)) {
3375                 rtnl_lock();
3376                 status = myri10ge_open(netdev);
3377                 rtnl_unlock();
3378                 if (status != 0)
3379                         goto abort_with_enabled;
3380
3381         }
3382         netif_device_attach(netdev);
3383
3384         return 0;
3385
3386 abort_with_enabled:
3387         pci_disable_device(pdev);
3388         return -EIO;
3389
3390 }
3391 #endif                          /* CONFIG_PM */
3392
3393 static u32 myri10ge_read_reboot(struct myri10ge_priv *mgp)
3394 {
3395         struct pci_dev *pdev = mgp->pdev;
3396         int vs = mgp->vendor_specific_offset;
3397         u32 reboot;
3398
3399         /*enter read32 mode */
3400         pci_write_config_byte(pdev, vs + 0x10, 0x3);
3401
3402         /*read REBOOT_STATUS (0xfffffff0) */
3403         pci_write_config_dword(pdev, vs + 0x18, 0xfffffff0);
3404         pci_read_config_dword(pdev, vs + 0x14, &reboot);
3405         return reboot;
3406 }
3407
3408 /*
3409  * This watchdog is used to check whether the board has suffered
3410  * from a parity error and needs to be recovered.
3411  */
3412 static void myri10ge_watchdog(struct work_struct *work)
3413 {
3414         struct myri10ge_priv *mgp =
3415             container_of(work, struct myri10ge_priv, watchdog_work);
3416         struct myri10ge_tx_buf *tx;
3417         u32 reboot;
3418         int status, rebooted;
3419         int i;
3420         u16 cmd, vendor;
3421
3422         mgp->watchdog_resets++;
3423         pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
3424         rebooted = 0;
3425         if ((cmd & PCI_COMMAND_MASTER) == 0) {
3426                 /* Bus master DMA disabled?  Check to see
3427                  * if the card rebooted due to a parity error
3428                  * For now, just report it */
3429                 reboot = myri10ge_read_reboot(mgp);
3430                 netdev_err(mgp->dev, "NIC rebooted (0x%x),%s resetting\n",
3431                            reboot,
3432                            myri10ge_reset_recover ? "" : " not");
3433                 if (myri10ge_reset_recover == 0)
3434                         return;
3435                 rtnl_lock();
3436                 mgp->rebooted = 1;
3437                 rebooted = 1;
3438                 myri10ge_close(mgp->dev);
3439                 myri10ge_reset_recover--;
3440                 mgp->rebooted = 0;
3441                 /*
3442                  * A rebooted nic will come back with config space as
3443                  * it was after power was applied to PCIe bus.
3444                  * Attempt to restore config space which was saved
3445                  * when the driver was loaded, or the last time the
3446                  * nic was resumed from power saving mode.
3447                  */
3448                 pci_restore_state(mgp->pdev);
3449
3450                 /* save state again for accounting reasons */
3451                 pci_save_state(mgp->pdev);
3452
3453         } else {
3454                 /* if we get back -1's from our slot, perhaps somebody
3455                  * powered off our card.  Don't try to reset it in
3456                  * this case */
3457                 if (cmd == 0xffff) {
3458                         pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
3459                         if (vendor == 0xffff) {
3460                                 netdev_err(mgp->dev, "device disappeared!\n");
3461                                 return;
3462                         }
3463                 }
3464                 /* Perhaps it is a software error.  Try to reset */
3465
3466                 netdev_err(mgp->dev, "device timeout, resetting\n");
3467                 for (i = 0; i < mgp->num_slices; i++) {
3468                         tx = &mgp->ss[i].tx;
3469                         netdev_err(mgp->dev, "(%d): %d %d %d %d %d %d\n",
3470                                    i, tx->queue_active, tx->req,
3471                                    tx->done, tx->pkt_start, tx->pkt_done,
3472                                    (int)ntohl(mgp->ss[i].fw_stats->
3473                                               send_done_count));
3474                         msleep(2000);
3475                         netdev_info(mgp->dev, "(%d): %d %d %d %d %d %d\n",
3476                                     i, tx->queue_active, tx->req,
3477                                     tx->done, tx->pkt_start, tx->pkt_done,
3478                                     (int)ntohl(mgp->ss[i].fw_stats->
3479                                                send_done_count));
3480                 }
3481         }
3482
3483         if (!rebooted) {
3484                 rtnl_lock();
3485                 myri10ge_close(mgp->dev);
3486         }
3487         status = myri10ge_load_firmware(mgp, 1);
3488         if (status != 0)
3489                 netdev_err(mgp->dev, "failed to load firmware\n");
3490         else
3491                 myri10ge_open(mgp->dev);
3492         rtnl_unlock();
3493 }
3494
3495 /*
3496  * We use our own timer routine rather than relying upon
3497  * netdev->tx_timeout because we have a very large hardware transmit
3498  * queue.  Due to the large queue, the netdev->tx_timeout function
3499  * cannot detect a NIC with a parity error in a timely fashion if the
3500  * NIC is lightly loaded.
3501  */
3502 static void myri10ge_watchdog_timer(unsigned long arg)
3503 {
3504         struct myri10ge_priv *mgp;
3505         struct myri10ge_slice_state *ss;
3506         int i, reset_needed, busy_slice_cnt;
3507         u32 rx_pause_cnt;
3508         u16 cmd;
3509
3510         mgp = (struct myri10ge_priv *)arg;
3511
3512         rx_pause_cnt = ntohl(mgp->ss[0].fw_stats->dropped_pause);
3513         busy_slice_cnt = 0;
3514         for (i = 0, reset_needed = 0;
3515              i < mgp->num_slices && reset_needed == 0; ++i) {
3516
3517                 ss = &mgp->ss[i];
3518                 if (ss->rx_small.watchdog_needed) {
3519                         myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
3520                                                 mgp->small_bytes + MXGEFW_PAD,
3521                                                 1);
3522                         if (ss->rx_small.fill_cnt - ss->rx_small.cnt >=
3523                             myri10ge_fill_thresh)
3524                                 ss->rx_small.watchdog_needed = 0;
3525                 }
3526                 if (ss->rx_big.watchdog_needed) {
3527                         myri10ge_alloc_rx_pages(mgp, &ss->rx_big,
3528                                                 mgp->big_bytes, 1);
3529                         if (ss->rx_big.fill_cnt - ss->rx_big.cnt >=
3530                             myri10ge_fill_thresh)
3531                                 ss->rx_big.watchdog_needed = 0;
3532                 }
3533
3534                 if (ss->tx.req != ss->tx.done &&
3535                     ss->tx.done == ss->watchdog_tx_done &&
3536                     ss->watchdog_tx_req != ss->watchdog_tx_done) {
3537                         /* nic seems like it might be stuck.. */
3538                         if (rx_pause_cnt != mgp->watchdog_pause) {
3539                                 if (net_ratelimit())
3540                                         netdev_err(mgp->dev, "slice %d: TX paused, check link partner\n",
3541                                                    i);
3542                         } else {
3543                                 netdev_warn(mgp->dev, "slice %d stuck:", i);
3544                                 reset_needed = 1;
3545                         }
3546                 }
3547                 if (ss->watchdog_tx_done != ss->tx.done ||
3548                     ss->watchdog_rx_done != ss->rx_done.cnt) {
3549                         busy_slice_cnt++;
3550                 }
3551                 ss->watchdog_tx_done = ss->tx.done;
3552                 ss->watchdog_tx_req = ss->tx.req;
3553                 ss->watchdog_rx_done = ss->rx_done.cnt;
3554         }
3555         /* if we've sent or received no traffic, poll the NIC to
3556          * ensure it is still there.  Otherwise, we risk not noticing
3557          * an error in a timely fashion */
3558         if (busy_slice_cnt == 0) {
3559                 pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
3560                 if ((cmd & PCI_COMMAND_MASTER) == 0) {
3561                         reset_needed = 1;
3562                 }
3563         }
3564         mgp->watchdog_pause = rx_pause_cnt;
3565
3566         if (reset_needed) {
3567                 schedule_work(&mgp->watchdog_work);
3568         } else {
3569                 /* rearm timer */
3570                 mod_timer(&mgp->watchdog_timer,
3571                           jiffies + myri10ge_watchdog_timeout * HZ);
3572         }
3573 }
3574
3575 static void myri10ge_free_slices(struct myri10ge_priv *mgp)
3576 {
3577         struct myri10ge_slice_state *ss;
3578         struct pci_dev *pdev = mgp->pdev;
3579         size_t bytes;
3580         int i;
3581
3582         if (mgp->ss == NULL)
3583                 return;
3584
3585         for (i = 0; i < mgp->num_slices; i++) {
3586                 ss = &mgp->ss[i];
3587                 if (ss->rx_done.entry != NULL) {
3588                         bytes = mgp->max_intr_slots *
3589                             sizeof(*ss->rx_done.entry);
3590                         dma_free_coherent(&pdev->dev, bytes,
3591                                           ss->rx_done.entry, ss->rx_done.bus);
3592                         ss->rx_done.entry = NULL;
3593                 }
3594                 if (ss->fw_stats != NULL) {
3595                         bytes = sizeof(*ss->fw_stats);
3596                         dma_free_coherent(&pdev->dev, bytes,
3597                                           ss->fw_stats, ss->fw_stats_bus);
3598                         ss->fw_stats = NULL;
3599                 }
3600         }
3601         kfree(mgp->ss);
3602         mgp->ss = NULL;
3603 }
3604
3605 static int myri10ge_alloc_slices(struct myri10ge_priv *mgp)
3606 {
3607         struct myri10ge_slice_state *ss;
3608         struct pci_dev *pdev = mgp->pdev;
3609         size_t bytes;
3610         int i;
3611
3612         bytes = sizeof(*mgp->ss) * mgp->num_slices;
3613         mgp->ss = kzalloc(bytes, GFP_KERNEL);
3614         if (mgp->ss == NULL) {
3615                 return -ENOMEM;
3616         }
3617
3618         for (i = 0; i < mgp->num_slices; i++) {
3619                 ss = &mgp->ss[i];
3620                 bytes = mgp->max_intr_slots * sizeof(*ss->rx_done.entry);
3621                 ss->rx_done.entry = dma_alloc_coherent(&pdev->dev, bytes,
3622                                                        &ss->rx_done.bus,
3623                                                        GFP_KERNEL);
3624                 if (ss->rx_done.entry == NULL)
3625                         goto abort;
3626                 memset(ss->rx_done.entry, 0, bytes);
3627                 bytes = sizeof(*ss->fw_stats);
3628                 ss->fw_stats = dma_alloc_coherent(&pdev->dev, bytes,
3629                                                   &ss->fw_stats_bus,
3630                                                   GFP_KERNEL);
3631                 if (ss->fw_stats == NULL)
3632                         goto abort;
3633                 ss->mgp = mgp;
3634                 ss->dev = mgp->dev;
3635                 netif_napi_add(ss->dev, &ss->napi, myri10ge_poll,
3636                                myri10ge_napi_weight);
3637         }
3638         return 0;
3639 abort:
3640         myri10ge_free_slices(mgp);
3641         return -ENOMEM;
3642 }
3643
3644 /*
3645  * This function determines the number of slices supported.
3646  * The number slices is the minumum of the number of CPUS,
3647  * the number of MSI-X irqs supported, the number of slices
3648  * supported by the firmware
3649  */
3650 static void myri10ge_probe_slices(struct myri10ge_priv *mgp)
3651 {
3652         struct myri10ge_cmd cmd;
3653         struct pci_dev *pdev = mgp->pdev;
3654         char *old_fw;
3655         int i, status, ncpus, msix_cap;
3656
3657         mgp->num_slices = 1;
3658         msix_cap = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
3659         ncpus = num_online_cpus();
3660
3661         if (myri10ge_max_slices == 1 || msix_cap == 0 ||
3662             (myri10ge_max_slices == -1 && ncpus < 2))
3663                 return;
3664
3665         /* try to load the slice aware rss firmware */
3666         old_fw = mgp->fw_name;
3667         if (myri10ge_fw_name != NULL) {
3668                 dev_info(&mgp->pdev->dev, "overriding rss firmware to %s\n",
3669                          myri10ge_fw_name);
3670                 mgp->fw_name = myri10ge_fw_name;
3671         } else if (old_fw == myri10ge_fw_aligned)
3672                 mgp->fw_name = myri10ge_fw_rss_aligned;
3673         else
3674                 mgp->fw_name = myri10ge_fw_rss_unaligned;
3675         status = myri10ge_load_firmware(mgp, 0);
3676         if (status != 0) {
3677                 dev_info(&pdev->dev, "Rss firmware not found\n");
3678                 return;
3679         }
3680
3681         /* hit the board with a reset to ensure it is alive */
3682         memset(&cmd, 0, sizeof(cmd));
3683         status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
3684         if (status != 0) {
3685                 dev_err(&mgp->pdev->dev, "failed reset\n");
3686                 goto abort_with_fw;
3687                 return;
3688         }
3689
3690         mgp->max_intr_slots = cmd.data0 / sizeof(struct mcp_slot);
3691
3692         /* tell it the size of the interrupt queues */
3693         cmd.data0 = mgp->max_intr_slots * sizeof(struct mcp_slot);
3694         status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
3695         if (status != 0) {
3696                 dev_err(&mgp->pdev->dev, "failed MXGEFW_CMD_SET_INTRQ_SIZE\n");
3697                 goto abort_with_fw;
3698         }
3699
3700         /* ask the maximum number of slices it supports */
3701         status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_RSS_QUEUES, &cmd, 0);
3702         if (status != 0)
3703                 goto abort_with_fw;
3704         else
3705                 mgp->num_slices = cmd.data0;
3706
3707         /* Only allow multiple slices if MSI-X is usable */
3708         if (!myri10ge_msi) {
3709                 goto abort_with_fw;
3710         }
3711
3712         /* if the admin did not specify a limit to how many
3713          * slices we should use, cap it automatically to the
3714          * number of CPUs currently online */
3715         if (myri10ge_max_slices == -1)
3716                 myri10ge_max_slices = ncpus;
3717
3718         if (mgp->num_slices > myri10ge_max_slices)
3719                 mgp->num_slices = myri10ge_max_slices;
3720
3721         /* Now try to allocate as many MSI-X vectors as we have
3722          * slices. We give up on MSI-X if we can only get a single
3723          * vector. */
3724
3725         mgp->msix_vectors = kzalloc(mgp->num_slices *
3726                                     sizeof(*mgp->msix_vectors), GFP_KERNEL);
3727         if (mgp->msix_vectors == NULL)
3728                 goto disable_msix;
3729         for (i = 0; i < mgp->num_slices; i++) {
3730                 mgp->msix_vectors[i].entry = i;
3731         }
3732
3733         while (mgp->num_slices > 1) {
3734                 /* make sure it is a power of two */
3735                 while (!is_power_of_2(mgp->num_slices))
3736                         mgp->num_slices--;
3737                 if (mgp->num_slices == 1)
3738                         goto disable_msix;
3739                 status = pci_enable_msix(pdev, mgp->msix_vectors,
3740                                          mgp->num_slices);
3741                 if (status == 0) {
3742                         pci_disable_msix(pdev);
3743                         return;
3744                 }
3745                 if (status > 0)
3746                         mgp->num_slices = status;
3747                 else
3748                         goto disable_msix;
3749         }
3750
3751 disable_msix:
3752         if (mgp->msix_vectors != NULL) {
3753                 kfree(mgp->msix_vectors);
3754                 mgp->msix_vectors = NULL;
3755         }
3756
3757 abort_with_fw:
3758         mgp->num_slices = 1;
3759         mgp->fw_name = old_fw;
3760         myri10ge_load_firmware(mgp, 0);
3761 }
3762
3763 static const struct net_device_ops myri10ge_netdev_ops = {
3764         .ndo_open               = myri10ge_open,
3765         .ndo_stop               = myri10ge_close,
3766         .ndo_start_xmit         = myri10ge_xmit,
3767         .ndo_get_stats          = myri10ge_get_stats,
3768         .ndo_validate_addr      = eth_validate_addr,
3769         .ndo_change_mtu         = myri10ge_change_mtu,
3770         .ndo_set_multicast_list = myri10ge_set_multicast_list,
3771         .ndo_set_mac_address    = myri10ge_set_mac_address,
3772 };
3773
3774 static int myri10ge_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
3775 {
3776         struct net_device *netdev;
3777         struct myri10ge_priv *mgp;
3778         struct device *dev = &pdev->dev;
3779         int i;
3780         int status = -ENXIO;
3781         int dac_enabled;
3782         unsigned hdr_offset, ss_offset;
3783         static int board_number;
3784
3785         netdev = alloc_etherdev_mq(sizeof(*mgp), MYRI10GE_MAX_SLICES);
3786         if (netdev == NULL) {
3787                 dev_err(dev, "Could not allocate ethernet device\n");
3788                 return -ENOMEM;
3789         }
3790
3791         SET_NETDEV_DEV(netdev, &pdev->dev);
3792
3793         mgp = netdev_priv(netdev);
3794         mgp->dev = netdev;
3795         mgp->pdev = pdev;
3796         mgp->csum_flag = MXGEFW_FLAGS_CKSUM;
3797         mgp->pause = myri10ge_flow_control;
3798         mgp->intr_coal_delay = myri10ge_intr_coal_delay;
3799         mgp->msg_enable = netif_msg_init(myri10ge_debug, MYRI10GE_MSG_DEFAULT);
3800         mgp->board_number = board_number;
3801         init_waitqueue_head(&mgp->down_wq);
3802
3803         if (pci_enable_device(pdev)) {
3804                 dev_err(&pdev->dev, "pci_enable_device call failed\n");
3805                 status = -ENODEV;
3806                 goto abort_with_netdev;
3807         }
3808
3809         /* Find the vendor-specific cap so we can check
3810          * the reboot register later on */
3811         mgp->vendor_specific_offset
3812             = pci_find_capability(pdev, PCI_CAP_ID_VNDR);
3813
3814         /* Set our max read request to 4KB */
3815         status = pcie_set_readrq(pdev, 4096);
3816         if (status != 0) {
3817                 dev_err(&pdev->dev, "Error %d writing PCI_EXP_DEVCTL\n",
3818                         status);
3819                 goto abort_with_enabled;
3820         }
3821
3822         pci_set_master(pdev);
3823         dac_enabled = 1;
3824         status = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
3825         if (status != 0) {
3826                 dac_enabled = 0;
3827                 dev_err(&pdev->dev,
3828                         "64-bit pci address mask was refused, "
3829                         "trying 32-bit\n");
3830                 status = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
3831         }
3832         if (status != 0) {
3833                 dev_err(&pdev->dev, "Error %d setting DMA mask\n", status);
3834                 goto abort_with_enabled;
3835         }
3836         (void)pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
3837         mgp->cmd = dma_alloc_coherent(&pdev->dev, sizeof(*mgp->cmd),
3838                                       &mgp->cmd_bus, GFP_KERNEL);
3839         if (mgp->cmd == NULL)
3840                 goto abort_with_enabled;
3841
3842         mgp->board_span = pci_resource_len(pdev, 0);
3843         mgp->iomem_base = pci_resource_start(pdev, 0);
3844         mgp->mtrr = -1;
3845         mgp->wc_enabled = 0;
3846 #ifdef CONFIG_MTRR
3847         mgp->mtrr = mtrr_add(mgp->iomem_base, mgp->board_span,
3848                              MTRR_TYPE_WRCOMB, 1);
3849         if (mgp->mtrr >= 0)
3850                 mgp->wc_enabled = 1;
3851 #endif
3852         mgp->sram = ioremap_wc(mgp->iomem_base, mgp->board_span);
3853         if (mgp->sram == NULL) {
3854                 dev_err(&pdev->dev, "ioremap failed for %ld bytes at 0x%lx\n",
3855                         mgp->board_span, mgp->iomem_base);
3856                 status = -ENXIO;
3857                 goto abort_with_mtrr;
3858         }
3859         hdr_offset =
3860             ntohl(__raw_readl(mgp->sram + MCP_HEADER_PTR_OFFSET)) & 0xffffc;
3861         ss_offset = hdr_offset + offsetof(struct mcp_gen_header, string_specs);
3862         mgp->sram_size = ntohl(__raw_readl(mgp->sram + ss_offset));
3863         if (mgp->sram_size > mgp->board_span ||
3864             mgp->sram_size <= MYRI10GE_FW_OFFSET) {
3865                 dev_err(&pdev->dev,
3866                         "invalid sram_size %dB or board span %ldB\n",
3867                         mgp->sram_size, mgp->board_span);
3868                 goto abort_with_ioremap;
3869         }
3870         memcpy_fromio(mgp->eeprom_strings,
3871                       mgp->sram + mgp->sram_size, MYRI10GE_EEPROM_STRINGS_SIZE);
3872         memset(mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE - 2, 0, 2);
3873         status = myri10ge_read_mac_addr(mgp);
3874         if (status)
3875                 goto abort_with_ioremap;
3876
3877         for (i = 0; i < ETH_ALEN; i++)
3878                 netdev->dev_addr[i] = mgp->mac_addr[i];
3879
3880         myri10ge_select_firmware(mgp);
3881
3882         status = myri10ge_load_firmware(mgp, 1);
3883         if (status != 0) {
3884                 dev_err(&pdev->dev, "failed to load firmware\n");
3885                 goto abort_with_ioremap;
3886         }
3887         myri10ge_probe_slices(mgp);
3888         status = myri10ge_alloc_slices(mgp);
3889         if (status != 0) {
3890                 dev_err(&pdev->dev, "failed to alloc slice state\n");
3891                 goto abort_with_firmware;
3892         }
3893         netdev->real_num_tx_queues = mgp->num_slices;
3894         status = myri10ge_reset(mgp);
3895         if (status != 0) {
3896                 dev_err(&pdev->dev, "failed reset\n");
3897                 goto abort_with_slices;
3898         }
3899 #ifdef CONFIG_MYRI10GE_DCA
3900         myri10ge_setup_dca(mgp);
3901 #endif
3902         pci_set_drvdata(pdev, mgp);
3903         if ((myri10ge_initial_mtu + ETH_HLEN) > MYRI10GE_MAX_ETHER_MTU)
3904                 myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
3905         if ((myri10ge_initial_mtu + ETH_HLEN) < 68)
3906                 myri10ge_initial_mtu = 68;
3907
3908         netdev->netdev_ops = &myri10ge_netdev_ops;
3909         netdev->mtu = myri10ge_initial_mtu;
3910         netdev->base_addr = mgp->iomem_base;
3911         netdev->features = mgp->features;
3912
3913         if (dac_enabled)
3914                 netdev->features |= NETIF_F_HIGHDMA;
3915         netdev->features |= NETIF_F_LRO;
3916
3917         netdev->vlan_features |= mgp->features;
3918         if (mgp->fw_ver_tiny < 37)
3919                 netdev->vlan_features &= ~NETIF_F_TSO6;
3920         if (mgp->fw_ver_tiny < 32)
3921                 netdev->vlan_features &= ~NETIF_F_TSO;
3922
3923         /* make sure we can get an irq, and that MSI can be
3924          * setup (if available).  Also ensure netdev->irq
3925          * is set to correct value if MSI is enabled */
3926         status = myri10ge_request_irq(mgp);
3927         if (status != 0)
3928                 goto abort_with_firmware;
3929         netdev->irq = pdev->irq;
3930         myri10ge_free_irq(mgp);
3931
3932         /* Save configuration space to be restored if the
3933          * nic resets due to a parity error */
3934         pci_save_state(pdev);
3935
3936         /* Setup the watchdog timer */
3937         setup_timer(&mgp->watchdog_timer, myri10ge_watchdog_timer,
3938                     (unsigned long)mgp);
3939
3940         spin_lock_init(&mgp->stats_lock);
3941         SET_ETHTOOL_OPS(netdev, &myri10ge_ethtool_ops);
3942         INIT_WORK(&mgp->watchdog_work, myri10ge_watchdog);
3943         status = register_netdev(netdev);
3944         if (status != 0) {
3945                 dev_err(&pdev->dev, "register_netdev failed: %d\n", status);
3946                 goto abort_with_state;
3947         }
3948         if (mgp->msix_enabled)
3949                 dev_info(dev, "%d MSI-X IRQs, tx bndry %d, fw %s, WC %s\n",
3950                          mgp->num_slices, mgp->tx_boundary, mgp->fw_name,
3951                          (mgp->wc_enabled ? "Enabled" : "Disabled"));
3952         else
3953                 dev_info(dev, "%s IRQ %d, tx bndry %d, fw %s, WC %s\n",
3954                          mgp->msi_enabled ? "MSI" : "xPIC",
3955                          netdev->irq, mgp->tx_boundary, mgp->fw_name,
3956                          (mgp->wc_enabled ? "Enabled" : "Disabled"));
3957
3958         board_number++;
3959         return 0;
3960
3961 abort_with_state:
3962         pci_restore_state(pdev);
3963
3964 abort_with_slices:
3965         myri10ge_free_slices(mgp);
3966
3967 abort_with_firmware:
3968         myri10ge_dummy_rdma(mgp, 0);
3969
3970 abort_with_ioremap:
3971         if (mgp->mac_addr_string != NULL)
3972                 dev_err(&pdev->dev,
3973                         "myri10ge_probe() failed: MAC=%s, SN=%ld\n",
3974                         mgp->mac_addr_string, mgp->serial_number);
3975         iounmap(mgp->sram);
3976
3977 abort_with_mtrr:
3978 #ifdef CONFIG_MTRR
3979         if (mgp->mtrr >= 0)
3980                 mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
3981 #endif
3982         dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
3983                           mgp->cmd, mgp->cmd_bus);
3984
3985 abort_with_enabled:
3986         pci_disable_device(pdev);
3987
3988 abort_with_netdev:
3989         free_netdev(netdev);
3990         return status;
3991 }
3992
3993 /*
3994  * myri10ge_remove
3995  *
3996  * Does what is necessary to shutdown one Myrinet device. Called
3997  *   once for each Myrinet card by the kernel when a module is
3998  *   unloaded.
3999  */
4000 static void myri10ge_remove(struct pci_dev *pdev)
4001 {
4002         struct myri10ge_priv *mgp;
4003         struct net_device *netdev;
4004
4005         mgp = pci_get_drvdata(pdev);
4006         if (mgp == NULL)
4007                 return;
4008
4009         flush_scheduled_work();
4010         netdev = mgp->dev;
4011         unregister_netdev(netdev);
4012
4013 #ifdef CONFIG_MYRI10GE_DCA
4014         myri10ge_teardown_dca(mgp);
4015 #endif
4016         myri10ge_dummy_rdma(mgp, 0);
4017
4018         /* avoid a memory leak */
4019         pci_restore_state(pdev);
4020
4021         iounmap(mgp->sram);
4022
4023 #ifdef CONFIG_MTRR
4024         if (mgp->mtrr >= 0)
4025                 mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
4026 #endif
4027         myri10ge_free_slices(mgp);
4028         if (mgp->msix_vectors != NULL)
4029                 kfree(mgp->msix_vectors);
4030         dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
4031                           mgp->cmd, mgp->cmd_bus);
4032
4033         free_netdev(netdev);
4034         pci_disable_device(pdev);
4035         pci_set_drvdata(pdev, NULL);
4036 }
4037
4038 #define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E      0x0008
4039 #define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9    0x0009
4040
4041 static DEFINE_PCI_DEVICE_TABLE(myri10ge_pci_tbl) = {
4042         {PCI_DEVICE(PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E)},
4043         {PCI_DEVICE
4044          (PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9)},
4045         {0},
4046 };
4047
4048 MODULE_DEVICE_TABLE(pci, myri10ge_pci_tbl);
4049
4050 static struct pci_driver myri10ge_driver = {
4051         .name = "myri10ge",
4052         .probe = myri10ge_probe,
4053         .remove = myri10ge_remove,
4054         .id_table = myri10ge_pci_tbl,
4055 #ifdef CONFIG_PM
4056         .suspend = myri10ge_suspend,
4057         .resume = myri10ge_resume,
4058 #endif
4059 };
4060
4061 #ifdef CONFIG_MYRI10GE_DCA
4062 static int
4063 myri10ge_notify_dca(struct notifier_block *nb, unsigned long event, void *p)
4064 {
4065         int err = driver_for_each_device(&myri10ge_driver.driver,
4066                                          NULL, &event,
4067                                          myri10ge_notify_dca_device);
4068
4069         if (err)
4070                 return NOTIFY_BAD;
4071         return NOTIFY_DONE;
4072 }
4073
4074 static struct notifier_block myri10ge_dca_notifier = {
4075         .notifier_call = myri10ge_notify_dca,
4076         .next = NULL,
4077         .priority = 0,
4078 };
4079 #endif                          /* CONFIG_MYRI10GE_DCA */
4080
4081 static __init int myri10ge_init_module(void)
4082 {
4083         pr_info("Version %s\n", MYRI10GE_VERSION_STR);
4084
4085         if (myri10ge_rss_hash > MXGEFW_RSS_HASH_TYPE_MAX) {
4086                 pr_err("Illegal rssh hash type %d, defaulting to source port\n",
4087                        myri10ge_rss_hash);
4088                 myri10ge_rss_hash = MXGEFW_RSS_HASH_TYPE_SRC_PORT;
4089         }
4090 #ifdef CONFIG_MYRI10GE_DCA
4091         dca_register_notify(&myri10ge_dca_notifier);
4092 #endif
4093         if (myri10ge_max_slices > MYRI10GE_MAX_SLICES)
4094                 myri10ge_max_slices = MYRI10GE_MAX_SLICES;
4095
4096         return pci_register_driver(&myri10ge_driver);
4097 }
4098
4099 module_init(myri10ge_init_module);
4100
4101 static __exit void myri10ge_cleanup_module(void)
4102 {
4103 #ifdef CONFIG_MYRI10GE_DCA
4104         dca_unregister_notify(&myri10ge_dca_notifier);
4105 #endif
4106         pci_unregister_driver(&myri10ge_driver);
4107 }
4108
4109 module_exit(myri10ge_cleanup_module);