Merge branch 'x86/uv' into x86/devel
[safe/jmp/linux-2.6] / arch / x86 / kernel / smpboot.c
1 /*
2  *      x86 SMP booting functions
3  *
4  *      (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
5  *      (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
6  *      Copyright 2001 Andi Kleen, SuSE Labs.
7  *
8  *      Much of the core SMP work is based on previous work by Thomas Radke, to
9  *      whom a great many thanks are extended.
10  *
11  *      Thanks to Intel for making available several different Pentium,
12  *      Pentium Pro and Pentium-II/Xeon MP machines.
13  *      Original development of Linux SMP code supported by Caldera.
14  *
15  *      This code is released under the GNU General Public License version 2 or
16  *      later.
17  *
18  *      Fixes
19  *              Felix Koop      :       NR_CPUS used properly
20  *              Jose Renau      :       Handle single CPU case.
21  *              Alan Cox        :       By repeated request 8) - Total BogoMIPS report.
22  *              Greg Wright     :       Fix for kernel stacks panic.
23  *              Erich Boleyn    :       MP v1.4 and additional changes.
24  *      Matthias Sattler        :       Changes for 2.1 kernel map.
25  *      Michel Lespinasse       :       Changes for 2.1 kernel map.
26  *      Michael Chastain        :       Change trampoline.S to gnu as.
27  *              Alan Cox        :       Dumb bug: 'B' step PPro's are fine
28  *              Ingo Molnar     :       Added APIC timers, based on code
29  *                                      from Jose Renau
30  *              Ingo Molnar     :       various cleanups and rewrites
31  *              Tigran Aivazian :       fixed "0.00 in /proc/uptime on SMP" bug.
32  *      Maciej W. Rozycki       :       Bits for genuine 82489DX APICs
33  *      Andi Kleen              :       Changed for SMP boot into long mode.
34  *              Martin J. Bligh :       Added support for multi-quad systems
35  *              Dave Jones      :       Report invalid combinations of Athlon CPUs.
36  *              Rusty Russell   :       Hacked into shape for new "hotplug" boot process.
37  *      Andi Kleen              :       Converted to new state machine.
38  *      Ashok Raj               :       CPU hotplug support
39  *      Glauber Costa           :       i386 and x86_64 integration
40  */
41
42 #include <linux/init.h>
43 #include <linux/smp.h>
44 #include <linux/module.h>
45 #include <linux/sched.h>
46 #include <linux/percpu.h>
47 #include <linux/bootmem.h>
48 #include <linux/err.h>
49 #include <linux/nmi.h>
50
51 #include <asm/acpi.h>
52 #include <asm/desc.h>
53 #include <asm/nmi.h>
54 #include <asm/irq.h>
55 #include <asm/smp.h>
56 #include <asm/trampoline.h>
57 #include <asm/cpu.h>
58 #include <asm/numa.h>
59 #include <asm/pgtable.h>
60 #include <asm/tlbflush.h>
61 #include <asm/mtrr.h>
62 #include <asm/vmi.h>
63 #include <asm/genapic.h>
64 #include <linux/mc146818rtc.h>
65
66 #include <mach_apic.h>
67 #include <mach_wakecpu.h>
68 #include <smpboot_hooks.h>
69
70 #ifdef CONFIG_X86_32
71 u8 apicid_2_node[MAX_APICID];
72 static int low_mappings;
73 #endif
74
75 /* State of each CPU */
76 DEFINE_PER_CPU(int, cpu_state) = { 0 };
77
78 /* Store all idle threads, this can be reused instead of creating
79 * a new thread. Also avoids complicated thread destroy functionality
80 * for idle threads.
81 */
82 #ifdef CONFIG_HOTPLUG_CPU
83 /*
84  * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
85  * removed after init for !CONFIG_HOTPLUG_CPU.
86  */
87 static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
88 #define get_idle_for_cpu(x)      (per_cpu(idle_thread_array, x))
89 #define set_idle_for_cpu(x, p)   (per_cpu(idle_thread_array, x) = (p))
90 #else
91 struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
92 #define get_idle_for_cpu(x)      (idle_thread_array[(x)])
93 #define set_idle_for_cpu(x, p)   (idle_thread_array[(x)] = (p))
94 #endif
95
96 /* Number of siblings per CPU package */
97 int smp_num_siblings = 1;
98 EXPORT_SYMBOL(smp_num_siblings);
99
100 /* Last level cache ID of each logical CPU */
101 DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
102
103 /* bitmap of online cpus */
104 cpumask_t cpu_online_map __read_mostly;
105 EXPORT_SYMBOL(cpu_online_map);
106
107 cpumask_t cpu_callin_map;
108 cpumask_t cpu_callout_map;
109 cpumask_t cpu_possible_map;
110 EXPORT_SYMBOL(cpu_possible_map);
111
112 /* representing HT siblings of each logical CPU */
113 DEFINE_PER_CPU(cpumask_t, cpu_sibling_map);
114 EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
115
116 /* representing HT and core siblings of each logical CPU */
117 DEFINE_PER_CPU(cpumask_t, cpu_core_map);
118 EXPORT_PER_CPU_SYMBOL(cpu_core_map);
119
120 /* Per CPU bogomips and other parameters */
121 DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
122 EXPORT_PER_CPU_SYMBOL(cpu_info);
123
124 static atomic_t init_deasserted;
125
126 static int boot_cpu_logical_apicid;
127
128 /* representing cpus for which sibling maps can be computed */
129 static cpumask_t cpu_sibling_setup_map;
130
131 /* Set if we find a B stepping CPU */
132 int __cpuinitdata smp_b_stepping;
133
134 #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
135
136 /* which logical CPUs are on which nodes */
137 cpumask_t node_to_cpumask_map[MAX_NUMNODES] __read_mostly =
138                                 { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
139 EXPORT_SYMBOL(node_to_cpumask_map);
140 /* which node each logical CPU is on */
141 int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
142 EXPORT_SYMBOL(cpu_to_node_map);
143
144 /* set up a mapping between cpu and node. */
145 static void map_cpu_to_node(int cpu, int node)
146 {
147         printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
148         cpu_set(cpu, node_to_cpumask_map[node]);
149         cpu_to_node_map[cpu] = node;
150 }
151
152 /* undo a mapping between cpu and node. */
153 static void unmap_cpu_to_node(int cpu)
154 {
155         int node;
156
157         printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
158         for (node = 0; node < MAX_NUMNODES; node++)
159                 cpu_clear(cpu, node_to_cpumask_map[node]);
160         cpu_to_node_map[cpu] = 0;
161 }
162 #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
163 #define map_cpu_to_node(cpu, node)      ({})
164 #define unmap_cpu_to_node(cpu)  ({})
165 #endif
166
167 #ifdef CONFIG_X86_32
168 u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
169                                         { [0 ... NR_CPUS-1] = BAD_APICID };
170
171 static void map_cpu_to_logical_apicid(void)
172 {
173         int cpu = smp_processor_id();
174         int apicid = logical_smp_processor_id();
175         int node = apicid_to_node(apicid);
176
177         if (!node_online(node))
178                 node = first_online_node;
179
180         cpu_2_logical_apicid[cpu] = apicid;
181         map_cpu_to_node(cpu, node);
182 }
183
184 static void unmap_cpu_to_logical_apicid(int cpu)
185 {
186         cpu_2_logical_apicid[cpu] = BAD_APICID;
187         unmap_cpu_to_node(cpu);
188 }
189 #else
190 #define unmap_cpu_to_logical_apicid(cpu) do {} while (0)
191 #define map_cpu_to_logical_apicid()  do {} while (0)
192 #endif
193
194 /*
195  * Report back to the Boot Processor.
196  * Running on AP.
197  */
198 static void __cpuinit smp_callin(void)
199 {
200         int cpuid, phys_id;
201         unsigned long timeout;
202
203         /*
204          * If waken up by an INIT in an 82489DX configuration
205          * we may get here before an INIT-deassert IPI reaches
206          * our local APIC.  We have to wait for the IPI or we'll
207          * lock up on an APIC access.
208          */
209         wait_for_init_deassert(&init_deasserted);
210
211         /*
212          * (This works even if the APIC is not enabled.)
213          */
214         phys_id = GET_APIC_ID(read_apic_id());
215         cpuid = smp_processor_id();
216         if (cpu_isset(cpuid, cpu_callin_map)) {
217                 panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
218                                         phys_id, cpuid);
219         }
220         Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
221
222         /*
223          * STARTUP IPIs are fragile beasts as they might sometimes
224          * trigger some glue motherboard logic. Complete APIC bus
225          * silence for 1 second, this overestimates the time the
226          * boot CPU is spending to send the up to 2 STARTUP IPIs
227          * by a factor of two. This should be enough.
228          */
229
230         /*
231          * Waiting 2s total for startup (udelay is not yet working)
232          */
233         timeout = jiffies + 2*HZ;
234         while (time_before(jiffies, timeout)) {
235                 /*
236                  * Has the boot CPU finished it's STARTUP sequence?
237                  */
238                 if (cpu_isset(cpuid, cpu_callout_map))
239                         break;
240                 cpu_relax();
241         }
242
243         if (!time_before(jiffies, timeout)) {
244                 panic("%s: CPU%d started up but did not get a callout!\n",
245                       __func__, cpuid);
246         }
247
248         /*
249          * the boot CPU has finished the init stage and is spinning
250          * on callin_map until we finish. We are free to set up this
251          * CPU, first the APIC. (this is probably redundant on most
252          * boards)
253          */
254
255         Dprintk("CALLIN, before setup_local_APIC().\n");
256         smp_callin_clear_local_apic();
257         setup_local_APIC();
258         end_local_APIC_setup();
259         map_cpu_to_logical_apicid();
260
261         /*
262          * Get our bogomips.
263          *
264          * Need to enable IRQs because it can take longer and then
265          * the NMI watchdog might kill us.
266          */
267         local_irq_enable();
268         calibrate_delay();
269         local_irq_disable();
270         Dprintk("Stack at about %p\n", &cpuid);
271
272         /*
273          * Save our processor parameters
274          */
275         smp_store_cpu_info(cpuid);
276
277         /*
278          * Allow the master to continue.
279          */
280         cpu_set(cpuid, cpu_callin_map);
281 }
282
283 /*
284  * Activate a secondary processor.
285  */
286 static void __cpuinit start_secondary(void *unused)
287 {
288         /*
289          * Don't put *anything* before cpu_init(), SMP booting is too
290          * fragile that we want to limit the things done here to the
291          * most necessary things.
292          */
293 #ifdef CONFIG_VMI
294         vmi_bringup();
295 #endif
296         cpu_init();
297         preempt_disable();
298         smp_callin();
299
300         /* otherwise gcc will move up smp_processor_id before the cpu_init */
301         barrier();
302         /*
303          * Check TSC synchronization with the BP:
304          */
305         check_tsc_sync_target();
306
307         if (nmi_watchdog == NMI_IO_APIC) {
308                 disable_8259A_irq(0);
309                 enable_NMI_through_LVT0();
310                 enable_8259A_irq(0);
311         }
312
313 #ifdef CONFIG_X86_32
314         while (low_mappings)
315                 cpu_relax();
316         __flush_tlb_all();
317 #endif
318
319         /* This must be done before setting cpu_online_map */
320         set_cpu_sibling_map(raw_smp_processor_id());
321         wmb();
322
323         /*
324          * We need to hold call_lock, so there is no inconsistency
325          * between the time smp_call_function() determines number of
326          * IPI recipients, and the time when the determination is made
327          * for which cpus receive the IPI. Holding this
328          * lock helps us to not include this cpu in a currently in progress
329          * smp_call_function().
330          */
331         lock_ipi_call_lock();
332 #ifdef CONFIG_X86_64
333         spin_lock(&vector_lock);
334
335         /* Setup the per cpu irq handling data structures */
336         __setup_vector_irq(smp_processor_id());
337         /*
338          * Allow the master to continue.
339          */
340         spin_unlock(&vector_lock);
341 #endif
342         cpu_set(smp_processor_id(), cpu_online_map);
343         unlock_ipi_call_lock();
344         per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
345
346         setup_secondary_clock();
347
348         wmb();
349         cpu_idle();
350 }
351
352 #ifdef CONFIG_X86_32
353 /*
354  * Everything has been set up for the secondary
355  * CPUs - they just need to reload everything
356  * from the task structure
357  * This function must not return.
358  */
359 void __devinit initialize_secondary(void)
360 {
361         /*
362          * We don't actually need to load the full TSS,
363          * basically just the stack pointer and the ip.
364          */
365
366         asm volatile(
367                 "movl %0,%%esp\n\t"
368                 "jmp *%1"
369                 :
370                 :"m" (current->thread.sp), "m" (current->thread.ip));
371 }
372 #endif
373
374 static void __cpuinit smp_apply_quirks(struct cpuinfo_x86 *c)
375 {
376 #ifdef CONFIG_X86_32
377         /*
378          * Mask B, Pentium, but not Pentium MMX
379          */
380         if (c->x86_vendor == X86_VENDOR_INTEL &&
381             c->x86 == 5 &&
382             c->x86_mask >= 1 && c->x86_mask <= 4 &&
383             c->x86_model <= 3)
384                 /*
385                  * Remember we have B step Pentia with bugs
386                  */
387                 smp_b_stepping = 1;
388
389         /*
390          * Certain Athlons might work (for various values of 'work') in SMP
391          * but they are not certified as MP capable.
392          */
393         if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
394
395                 if (num_possible_cpus() == 1)
396                         goto valid_k7;
397
398                 /* Athlon 660/661 is valid. */
399                 if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
400                     (c->x86_mask == 1)))
401                         goto valid_k7;
402
403                 /* Duron 670 is valid */
404                 if ((c->x86_model == 7) && (c->x86_mask == 0))
405                         goto valid_k7;
406
407                 /*
408                  * Athlon 662, Duron 671, and Athlon >model 7 have capability
409                  * bit. It's worth noting that the A5 stepping (662) of some
410                  * Athlon XP's have the MP bit set.
411                  * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
412                  * more.
413                  */
414                 if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
415                     ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
416                      (c->x86_model > 7))
417                         if (cpu_has_mp)
418                                 goto valid_k7;
419
420                 /* If we get here, not a certified SMP capable AMD system. */
421                 add_taint(TAINT_UNSAFE_SMP);
422         }
423
424 valid_k7:
425         ;
426 #endif
427 }
428
429 static void __cpuinit smp_checks(void)
430 {
431         if (smp_b_stepping)
432                 printk(KERN_WARNING "WARNING: SMP operation may be unreliable"
433                                     "with B stepping processors.\n");
434
435         /*
436          * Don't taint if we are running SMP kernel on a single non-MP
437          * approved Athlon
438          */
439         if (tainted & TAINT_UNSAFE_SMP) {
440                 if (num_online_cpus())
441                         printk(KERN_INFO "WARNING: This combination of AMD"
442                                 "processors is not suitable for SMP.\n");
443                 else
444                         tainted &= ~TAINT_UNSAFE_SMP;
445         }
446 }
447
448 /*
449  * The bootstrap kernel entry code has set these up. Save them for
450  * a given CPU
451  */
452
453 void __cpuinit smp_store_cpu_info(int id)
454 {
455         struct cpuinfo_x86 *c = &cpu_data(id);
456
457         *c = boot_cpu_data;
458         c->cpu_index = id;
459         if (id != 0)
460                 identify_secondary_cpu(c);
461         smp_apply_quirks(c);
462 }
463
464
465 void __cpuinit set_cpu_sibling_map(int cpu)
466 {
467         int i;
468         struct cpuinfo_x86 *c = &cpu_data(cpu);
469
470         cpu_set(cpu, cpu_sibling_setup_map);
471
472         if (smp_num_siblings > 1) {
473                 for_each_cpu_mask(i, cpu_sibling_setup_map) {
474                         if (c->phys_proc_id == cpu_data(i).phys_proc_id &&
475                             c->cpu_core_id == cpu_data(i).cpu_core_id) {
476                                 cpu_set(i, per_cpu(cpu_sibling_map, cpu));
477                                 cpu_set(cpu, per_cpu(cpu_sibling_map, i));
478                                 cpu_set(i, per_cpu(cpu_core_map, cpu));
479                                 cpu_set(cpu, per_cpu(cpu_core_map, i));
480                                 cpu_set(i, c->llc_shared_map);
481                                 cpu_set(cpu, cpu_data(i).llc_shared_map);
482                         }
483                 }
484         } else {
485                 cpu_set(cpu, per_cpu(cpu_sibling_map, cpu));
486         }
487
488         cpu_set(cpu, c->llc_shared_map);
489
490         if (current_cpu_data.x86_max_cores == 1) {
491                 per_cpu(cpu_core_map, cpu) = per_cpu(cpu_sibling_map, cpu);
492                 c->booted_cores = 1;
493                 return;
494         }
495
496         for_each_cpu_mask(i, cpu_sibling_setup_map) {
497                 if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
498                     per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
499                         cpu_set(i, c->llc_shared_map);
500                         cpu_set(cpu, cpu_data(i).llc_shared_map);
501                 }
502                 if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
503                         cpu_set(i, per_cpu(cpu_core_map, cpu));
504                         cpu_set(cpu, per_cpu(cpu_core_map, i));
505                         /*
506                          *  Does this new cpu bringup a new core?
507                          */
508                         if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1) {
509                                 /*
510                                  * for each core in package, increment
511                                  * the booted_cores for this new cpu
512                                  */
513                                 if (first_cpu(per_cpu(cpu_sibling_map, i)) == i)
514                                         c->booted_cores++;
515                                 /*
516                                  * increment the core count for all
517                                  * the other cpus in this package
518                                  */
519                                 if (i != cpu)
520                                         cpu_data(i).booted_cores++;
521                         } else if (i != cpu && !c->booted_cores)
522                                 c->booted_cores = cpu_data(i).booted_cores;
523                 }
524         }
525 }
526
527 /* maps the cpu to the sched domain representing multi-core */
528 cpumask_t cpu_coregroup_map(int cpu)
529 {
530         struct cpuinfo_x86 *c = &cpu_data(cpu);
531         /*
532          * For perf, we return last level cache shared map.
533          * And for power savings, we return cpu_core_map
534          */
535         if (sched_mc_power_savings || sched_smt_power_savings)
536                 return per_cpu(cpu_core_map, cpu);
537         else
538                 return c->llc_shared_map;
539 }
540
541 static void impress_friends(void)
542 {
543         int cpu;
544         unsigned long bogosum = 0;
545         /*
546          * Allow the user to impress friends.
547          */
548         Dprintk("Before bogomips.\n");
549         for_each_possible_cpu(cpu)
550                 if (cpu_isset(cpu, cpu_callout_map))
551                         bogosum += cpu_data(cpu).loops_per_jiffy;
552         printk(KERN_INFO
553                 "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
554                 num_online_cpus(),
555                 bogosum/(500000/HZ),
556                 (bogosum/(5000/HZ))%100);
557
558         Dprintk("Before bogocount - setting activated=1.\n");
559 }
560
561 static inline void __inquire_remote_apic(int apicid)
562 {
563         unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
564         char *names[] = { "ID", "VERSION", "SPIV" };
565         int timeout;
566         u32 status;
567
568         printk(KERN_INFO "Inquiring remote APIC #%d...\n", apicid);
569
570         for (i = 0; i < ARRAY_SIZE(regs); i++) {
571                 printk(KERN_INFO "... APIC #%d %s: ", apicid, names[i]);
572
573                 /*
574                  * Wait for idle.
575                  */
576                 status = safe_apic_wait_icr_idle();
577                 if (status)
578                         printk(KERN_CONT
579                                "a previous APIC delivery may have failed\n");
580
581                 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(apicid));
582                 apic_write_around(APIC_ICR, APIC_DM_REMRD | regs[i]);
583
584                 timeout = 0;
585                 do {
586                         udelay(100);
587                         status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
588                 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
589
590                 switch (status) {
591                 case APIC_ICR_RR_VALID:
592                         status = apic_read(APIC_RRR);
593                         printk(KERN_CONT "%08x\n", status);
594                         break;
595                 default:
596                         printk(KERN_CONT "failed\n");
597                 }
598         }
599 }
600
601 #ifdef WAKE_SECONDARY_VIA_NMI
602 /*
603  * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
604  * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
605  * won't ... remember to clear down the APIC, etc later.
606  */
607 static int __devinit
608 wakeup_secondary_cpu(int logical_apicid, unsigned long start_eip)
609 {
610         unsigned long send_status, accept_status = 0;
611         int maxlvt;
612
613         /* Target chip */
614         apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(logical_apicid));
615
616         /* Boot on the stack */
617         /* Kick the second */
618         apic_write_around(APIC_ICR, APIC_DM_NMI | APIC_DEST_LOGICAL);
619
620         Dprintk("Waiting for send to finish...\n");
621         send_status = safe_apic_wait_icr_idle();
622
623         /*
624          * Give the other CPU some time to accept the IPI.
625          */
626         udelay(200);
627         /*
628          * Due to the Pentium erratum 3AP.
629          */
630         maxlvt = lapic_get_maxlvt();
631         if (maxlvt > 3) {
632                 apic_read_around(APIC_SPIV);
633                 apic_write(APIC_ESR, 0);
634         }
635         accept_status = (apic_read(APIC_ESR) & 0xEF);
636         Dprintk("NMI sent.\n");
637
638         if (send_status)
639                 printk(KERN_ERR "APIC never delivered???\n");
640         if (accept_status)
641                 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
642
643         return (send_status | accept_status);
644 }
645 #endif  /* WAKE_SECONDARY_VIA_NMI */
646
647 #ifdef WAKE_SECONDARY_VIA_INIT
648 static int __devinit
649 wakeup_secondary_cpu(int phys_apicid, unsigned long start_eip)
650 {
651         unsigned long send_status, accept_status = 0;
652         int maxlvt, num_starts, j;
653
654         if (get_uv_system_type() == UV_NON_UNIQUE_APIC) {
655                 send_status = uv_wakeup_secondary(phys_apicid, start_eip);
656                 atomic_set(&init_deasserted, 1);
657                 return send_status;
658         }
659
660         /*
661          * Be paranoid about clearing APIC errors.
662          */
663         if (APIC_INTEGRATED(apic_version[phys_apicid])) {
664                 apic_read_around(APIC_SPIV);
665                 apic_write(APIC_ESR, 0);
666                 apic_read(APIC_ESR);
667         }
668
669         Dprintk("Asserting INIT.\n");
670
671         /*
672          * Turn INIT on target chip
673          */
674         apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
675
676         /*
677          * Send IPI
678          */
679         apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_INT_ASSERT
680                                 | APIC_DM_INIT);
681
682         Dprintk("Waiting for send to finish...\n");
683         send_status = safe_apic_wait_icr_idle();
684
685         mdelay(10);
686
687         Dprintk("Deasserting INIT.\n");
688
689         /* Target chip */
690         apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
691
692         /* Send IPI */
693         apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_DM_INIT);
694
695         Dprintk("Waiting for send to finish...\n");
696         send_status = safe_apic_wait_icr_idle();
697
698         mb();
699         atomic_set(&init_deasserted, 1);
700
701         /*
702          * Should we send STARTUP IPIs ?
703          *
704          * Determine this based on the APIC version.
705          * If we don't have an integrated APIC, don't send the STARTUP IPIs.
706          */
707         if (APIC_INTEGRATED(apic_version[phys_apicid]))
708                 num_starts = 2;
709         else
710                 num_starts = 0;
711
712         /*
713          * Paravirt / VMI wants a startup IPI hook here to set up the
714          * target processor state.
715          */
716         startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
717 #ifdef CONFIG_X86_64
718                          (unsigned long)init_rsp);
719 #else
720                          (unsigned long)stack_start.sp);
721 #endif
722
723         /*
724          * Run STARTUP IPI loop.
725          */
726         Dprintk("#startup loops: %d.\n", num_starts);
727
728         maxlvt = lapic_get_maxlvt();
729
730         for (j = 1; j <= num_starts; j++) {
731                 Dprintk("Sending STARTUP #%d.\n", j);
732                 apic_read_around(APIC_SPIV);
733                 apic_write(APIC_ESR, 0);
734                 apic_read(APIC_ESR);
735                 Dprintk("After apic_write.\n");
736
737                 /*
738                  * STARTUP IPI
739                  */
740
741                 /* Target chip */
742                 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
743
744                 /* Boot on the stack */
745                 /* Kick the second */
746                 apic_write_around(APIC_ICR, APIC_DM_STARTUP
747                                         | (start_eip >> 12));
748
749                 /*
750                  * Give the other CPU some time to accept the IPI.
751                  */
752                 udelay(300);
753
754                 Dprintk("Startup point 1.\n");
755
756                 Dprintk("Waiting for send to finish...\n");
757                 send_status = safe_apic_wait_icr_idle();
758
759                 /*
760                  * Give the other CPU some time to accept the IPI.
761                  */
762                 udelay(200);
763                 /*
764                  * Due to the Pentium erratum 3AP.
765                  */
766                 if (maxlvt > 3) {
767                         apic_read_around(APIC_SPIV);
768                         apic_write(APIC_ESR, 0);
769                 }
770                 accept_status = (apic_read(APIC_ESR) & 0xEF);
771                 if (send_status || accept_status)
772                         break;
773         }
774         Dprintk("After Startup.\n");
775
776         if (send_status)
777                 printk(KERN_ERR "APIC never delivered???\n");
778         if (accept_status)
779                 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
780
781         return (send_status | accept_status);
782 }
783 #endif  /* WAKE_SECONDARY_VIA_INIT */
784
785 struct create_idle {
786         struct work_struct work;
787         struct task_struct *idle;
788         struct completion done;
789         int cpu;
790 };
791
792 static void __cpuinit do_fork_idle(struct work_struct *work)
793 {
794         struct create_idle *c_idle =
795                 container_of(work, struct create_idle, work);
796
797         c_idle->idle = fork_idle(c_idle->cpu);
798         complete(&c_idle->done);
799 }
800
801 #ifdef CONFIG_X86_64
802 /*
803  * Allocate node local memory for the AP pda.
804  *
805  * Must be called after the _cpu_pda pointer table is initialized.
806  */
807 static int __cpuinit get_local_pda(int cpu)
808 {
809         struct x8664_pda *oldpda, *newpda;
810         unsigned long size = sizeof(struct x8664_pda);
811         int node = cpu_to_node(cpu);
812
813         if (cpu_pda(cpu) && !cpu_pda(cpu)->in_bootmem)
814                 return 0;
815
816         oldpda = cpu_pda(cpu);
817         newpda = kmalloc_node(size, GFP_ATOMIC, node);
818         if (!newpda) {
819                 printk(KERN_ERR "Could not allocate node local PDA "
820                         "for CPU %d on node %d\n", cpu, node);
821
822                 if (oldpda)
823                         return 0;       /* have a usable pda */
824                 else
825                         return -1;
826         }
827
828         if (oldpda) {
829                 memcpy(newpda, oldpda, size);
830                 if (!after_bootmem)
831                         free_bootmem((unsigned long)oldpda, size);
832         }
833
834         newpda->in_bootmem = 0;
835         cpu_pda(cpu) = newpda;
836         return 0;
837 }
838 #endif /* CONFIG_X86_64 */
839
840 static int __cpuinit do_boot_cpu(int apicid, int cpu)
841 /*
842  * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
843  * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
844  * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
845  */
846 {
847         unsigned long boot_error = 0;
848         int timeout;
849         unsigned long start_ip;
850         unsigned short nmi_high = 0, nmi_low = 0;
851         struct create_idle c_idle = {
852                 .cpu = cpu,
853                 .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
854         };
855         INIT_WORK(&c_idle.work, do_fork_idle);
856 #ifdef CONFIG_X86_64
857         /* allocate memory for gdts of secondary cpus. Hotplug is considered */
858         if (!cpu_gdt_descr[cpu].address &&
859                 !(cpu_gdt_descr[cpu].address = get_zeroed_page(GFP_KERNEL))) {
860                 printk(KERN_ERR "Failed to allocate GDT for CPU %d\n", cpu);
861                 return -1;
862         }
863
864         /* Allocate node local memory for AP pdas */
865         if (cpu > 0) {
866                 boot_error = get_local_pda(cpu);
867                 if (boot_error)
868                         goto restore_state;
869                         /* if can't get pda memory, can't start cpu */
870         }
871 #endif
872
873         alternatives_smp_switch(1);
874
875         c_idle.idle = get_idle_for_cpu(cpu);
876
877         /*
878          * We can't use kernel_thread since we must avoid to
879          * reschedule the child.
880          */
881         if (c_idle.idle) {
882                 c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
883                         (THREAD_SIZE +  task_stack_page(c_idle.idle))) - 1);
884                 init_idle(c_idle.idle, cpu);
885                 goto do_rest;
886         }
887
888         if (!keventd_up() || current_is_keventd())
889                 c_idle.work.func(&c_idle.work);
890         else {
891                 schedule_work(&c_idle.work);
892                 wait_for_completion(&c_idle.done);
893         }
894
895         if (IS_ERR(c_idle.idle)) {
896                 printk("failed fork for CPU %d\n", cpu);
897                 return PTR_ERR(c_idle.idle);
898         }
899
900         set_idle_for_cpu(cpu, c_idle.idle);
901 do_rest:
902 #ifdef CONFIG_X86_32
903         per_cpu(current_task, cpu) = c_idle.idle;
904         init_gdt(cpu);
905         early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
906         c_idle.idle->thread.ip = (unsigned long) start_secondary;
907         /* Stack for startup_32 can be just as for start_secondary onwards */
908         stack_start.sp = (void *) c_idle.idle->thread.sp;
909         irq_ctx_init(cpu);
910 #else
911         cpu_pda(cpu)->pcurrent = c_idle.idle;
912         init_rsp = c_idle.idle->thread.sp;
913         load_sp0(&per_cpu(init_tss, cpu), &c_idle.idle->thread);
914         initial_code = (unsigned long)start_secondary;
915         clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
916 #endif
917
918         /* start_ip had better be page-aligned! */
919         start_ip = setup_trampoline();
920
921         /* So we see what's up   */
922         printk(KERN_INFO "Booting processor %d/%d ip %lx\n",
923                           cpu, apicid, start_ip);
924
925         /*
926          * This grunge runs the startup process for
927          * the targeted processor.
928          */
929
930         atomic_set(&init_deasserted, 0);
931
932         if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
933
934                 Dprintk("Setting warm reset code and vector.\n");
935
936                 store_NMI_vector(&nmi_high, &nmi_low);
937
938                 smpboot_setup_warm_reset_vector(start_ip);
939                 /*
940                  * Be paranoid about clearing APIC errors.
941                 */
942                 apic_write(APIC_ESR, 0);
943                 apic_read(APIC_ESR);
944         }
945
946         /*
947          * Starting actual IPI sequence...
948          */
949         boot_error = wakeup_secondary_cpu(apicid, start_ip);
950
951         if (!boot_error) {
952                 /*
953                  * allow APs to start initializing.
954                  */
955                 Dprintk("Before Callout %d.\n", cpu);
956                 cpu_set(cpu, cpu_callout_map);
957                 Dprintk("After Callout %d.\n", cpu);
958
959                 /*
960                  * Wait 5s total for a response
961                  */
962                 for (timeout = 0; timeout < 50000; timeout++) {
963                         if (cpu_isset(cpu, cpu_callin_map))
964                                 break;  /* It has booted */
965                         udelay(100);
966                 }
967
968                 if (cpu_isset(cpu, cpu_callin_map)) {
969                         /* number CPUs logically, starting from 1 (BSP is 0) */
970                         Dprintk("OK.\n");
971                         printk(KERN_INFO "CPU%d: ", cpu);
972                         print_cpu_info(&cpu_data(cpu));
973                         Dprintk("CPU has booted.\n");
974                 } else {
975                         boot_error = 1;
976                         if (*((volatile unsigned char *)trampoline_base)
977                                         == 0xA5)
978                                 /* trampoline started but...? */
979                                 printk(KERN_ERR "Stuck ??\n");
980                         else
981                                 /* trampoline code not run */
982                                 printk(KERN_ERR "Not responding.\n");
983                         if (get_uv_system_type() != UV_NON_UNIQUE_APIC)
984                                 inquire_remote_apic(apicid);
985                 }
986         }
987
988 restore_state:
989
990         if (boot_error) {
991                 /* Try to put things back the way they were before ... */
992                 unmap_cpu_to_logical_apicid(cpu);
993 #ifdef CONFIG_X86_64
994                 numa_remove_cpu(cpu); /* was set by numa_add_cpu */
995 #endif
996                 cpu_clear(cpu, cpu_callout_map); /* was set by do_boot_cpu() */
997                 cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
998                 cpu_clear(cpu, cpu_present_map);
999                 per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
1000         }
1001
1002         /* mark "stuck" area as not stuck */
1003         *((volatile unsigned long *)trampoline_base) = 0;
1004
1005         /*
1006          * Cleanup possible dangling ends...
1007          */
1008         smpboot_restore_warm_reset_vector();
1009
1010         return boot_error;
1011 }
1012
1013 int __cpuinit native_cpu_up(unsigned int cpu)
1014 {
1015         int apicid = cpu_present_to_apicid(cpu);
1016         unsigned long flags;
1017         int err;
1018
1019         WARN_ON(irqs_disabled());
1020
1021         Dprintk("++++++++++++++++++++=_---CPU UP  %u\n", cpu);
1022
1023         if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
1024             !physid_isset(apicid, phys_cpu_present_map)) {
1025                 printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
1026                 return -EINVAL;
1027         }
1028
1029         /*
1030          * Already booted CPU?
1031          */
1032         if (cpu_isset(cpu, cpu_callin_map)) {
1033                 Dprintk("do_boot_cpu %d Already started\n", cpu);
1034                 return -ENOSYS;
1035         }
1036
1037         /*
1038          * Save current MTRR state in case it was changed since early boot
1039          * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
1040          */
1041         mtrr_save_state();
1042
1043         per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
1044
1045 #ifdef CONFIG_X86_32
1046         /* init low mem mapping */
1047         clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
1048                 min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
1049         flush_tlb_all();
1050         low_mappings = 1;
1051
1052         err = do_boot_cpu(apicid, cpu);
1053
1054         zap_low_mappings();
1055         low_mappings = 0;
1056 #else
1057         err = do_boot_cpu(apicid, cpu);
1058 #endif
1059         if (err) {
1060                 Dprintk("do_boot_cpu failed %d\n", err);
1061                 return -EIO;
1062         }
1063
1064         /*
1065          * Check TSC synchronization with the AP (keep irqs disabled
1066          * while doing so):
1067          */
1068         local_irq_save(flags);
1069         check_tsc_sync_source(cpu);
1070         local_irq_restore(flags);
1071
1072         while (!cpu_online(cpu)) {
1073                 cpu_relax();
1074                 touch_nmi_watchdog();
1075         }
1076
1077         return 0;
1078 }
1079
1080 /*
1081  * Fall back to non SMP mode after errors.
1082  *
1083  * RED-PEN audit/test this more. I bet there is more state messed up here.
1084  */
1085 static __init void disable_smp(void)
1086 {
1087         cpu_present_map = cpumask_of_cpu(0);
1088         cpu_possible_map = cpumask_of_cpu(0);
1089 #ifdef CONFIG_X86_32
1090         smpboot_clear_io_apic_irqs();
1091 #endif
1092         if (smp_found_config)
1093                 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
1094         else
1095                 physid_set_mask_of_physid(0, &phys_cpu_present_map);
1096         map_cpu_to_logical_apicid();
1097         cpu_set(0, per_cpu(cpu_sibling_map, 0));
1098         cpu_set(0, per_cpu(cpu_core_map, 0));
1099 }
1100
1101 /*
1102  * Various sanity checks.
1103  */
1104 static int __init smp_sanity_check(unsigned max_cpus)
1105 {
1106         preempt_disable();
1107         if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
1108                 printk(KERN_WARNING "weird, boot CPU (#%d) not listed"
1109                                     "by the BIOS.\n", hard_smp_processor_id());
1110                 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1111         }
1112
1113         /*
1114          * If we couldn't find an SMP configuration at boot time,
1115          * get out of here now!
1116          */
1117         if (!smp_found_config && !acpi_lapic) {
1118                 preempt_enable();
1119                 printk(KERN_NOTICE "SMP motherboard not detected.\n");
1120                 disable_smp();
1121                 if (APIC_init_uniprocessor())
1122                         printk(KERN_NOTICE "Local APIC not detected."
1123                                            " Using dummy APIC emulation.\n");
1124                 return -1;
1125         }
1126
1127         /*
1128          * Should not be necessary because the MP table should list the boot
1129          * CPU too, but we do it for the sake of robustness anyway.
1130          */
1131         if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
1132                 printk(KERN_NOTICE
1133                         "weird, boot CPU (#%d) not listed by the BIOS.\n",
1134                         boot_cpu_physical_apicid);
1135                 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1136         }
1137         preempt_enable();
1138
1139         /*
1140          * If we couldn't find a local APIC, then get out of here now!
1141          */
1142         if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
1143             !cpu_has_apic) {
1144                 printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
1145                         boot_cpu_physical_apicid);
1146                 printk(KERN_ERR "... forcing use of dummy APIC emulation."
1147                                 "(tell your hw vendor)\n");
1148                 smpboot_clear_io_apic();
1149                 return -1;
1150         }
1151
1152         verify_local_APIC();
1153
1154         /*
1155          * If SMP should be disabled, then really disable it!
1156          */
1157         if (!max_cpus) {
1158                 printk(KERN_INFO "SMP mode deactivated.\n");
1159                 smpboot_clear_io_apic();
1160
1161                 localise_nmi_watchdog();
1162
1163 #ifdef CONFIG_X86_32
1164                 connect_bsp_APIC();
1165 #endif
1166                 setup_local_APIC();
1167                 end_local_APIC_setup();
1168                 return -1;
1169         }
1170
1171         return 0;
1172 }
1173
1174 static void __init smp_cpu_index_default(void)
1175 {
1176         int i;
1177         struct cpuinfo_x86 *c;
1178
1179         for_each_possible_cpu(i) {
1180                 c = &cpu_data(i);
1181                 /* mark all to hotplug */
1182                 c->cpu_index = NR_CPUS;
1183         }
1184 }
1185
1186 /*
1187  * Prepare for SMP bootup.  The MP table or ACPI has been read
1188  * earlier.  Just do some sanity checking here and enable APIC mode.
1189  */
1190 void __init native_smp_prepare_cpus(unsigned int max_cpus)
1191 {
1192         preempt_disable();
1193         nmi_watchdog_default();
1194         smp_cpu_index_default();
1195         current_cpu_data = boot_cpu_data;
1196         cpu_callin_map = cpumask_of_cpu(0);
1197         mb();
1198         /*
1199          * Setup boot CPU information
1200          */
1201         smp_store_cpu_info(0); /* Final full version of the data */
1202         boot_cpu_logical_apicid = logical_smp_processor_id();
1203         current_thread_info()->cpu = 0;  /* needed? */
1204         set_cpu_sibling_map(0);
1205
1206         if (smp_sanity_check(max_cpus) < 0) {
1207                 printk(KERN_INFO "SMP disabled\n");
1208                 disable_smp();
1209                 goto out;
1210         }
1211
1212         preempt_disable();
1213         if (GET_APIC_ID(read_apic_id()) != boot_cpu_physical_apicid) {
1214                 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
1215                      GET_APIC_ID(read_apic_id()), boot_cpu_physical_apicid);
1216                 /* Or can we switch back to PIC here? */
1217         }
1218         preempt_enable();
1219
1220 #ifdef CONFIG_X86_32
1221         connect_bsp_APIC();
1222 #endif
1223         /*
1224          * Switch from PIC to APIC mode.
1225          */
1226         setup_local_APIC();
1227
1228 #ifdef CONFIG_X86_64
1229         /*
1230          * Enable IO APIC before setting up error vector
1231          */
1232         if (!skip_ioapic_setup && nr_ioapics)
1233                 enable_IO_APIC();
1234 #endif
1235         end_local_APIC_setup();
1236
1237         map_cpu_to_logical_apicid();
1238
1239         setup_portio_remap();
1240
1241         smpboot_setup_io_apic();
1242         /*
1243          * Set up local APIC timer on boot CPU.
1244          */
1245
1246         printk(KERN_INFO "CPU%d: ", 0);
1247         print_cpu_info(&cpu_data(0));
1248         setup_boot_clock();
1249 out:
1250         preempt_enable();
1251 }
1252 /*
1253  * Early setup to make printk work.
1254  */
1255 void __init native_smp_prepare_boot_cpu(void)
1256 {
1257         int me = smp_processor_id();
1258 #ifdef CONFIG_X86_32
1259         init_gdt(me);
1260         switch_to_new_gdt();
1261 #endif
1262         /* already set me in cpu_online_map in boot_cpu_init() */
1263         cpu_set(me, cpu_callout_map);
1264         per_cpu(cpu_state, me) = CPU_ONLINE;
1265 }
1266
1267 void __init native_smp_cpus_done(unsigned int max_cpus)
1268 {
1269         Dprintk("Boot done.\n");
1270
1271         impress_friends();
1272         smp_checks();
1273 #ifdef CONFIG_X86_IO_APIC
1274         setup_ioapic_dest();
1275 #endif
1276         check_nmi_watchdog();
1277 }
1278
1279 #ifdef CONFIG_HOTPLUG_CPU
1280
1281 #  ifdef CONFIG_X86_32
1282 void cpu_exit_clear(void)
1283 {
1284         int cpu = raw_smp_processor_id();
1285
1286         idle_task_exit();
1287
1288         cpu_uninit();
1289         irq_ctx_exit(cpu);
1290
1291         cpu_clear(cpu, cpu_callout_map);
1292         cpu_clear(cpu, cpu_callin_map);
1293
1294         unmap_cpu_to_logical_apicid(cpu);
1295 }
1296 #  endif /* CONFIG_X86_32 */
1297
1298 static void remove_siblinginfo(int cpu)
1299 {
1300         int sibling;
1301         struct cpuinfo_x86 *c = &cpu_data(cpu);
1302
1303         for_each_cpu_mask(sibling, per_cpu(cpu_core_map, cpu)) {
1304                 cpu_clear(cpu, per_cpu(cpu_core_map, sibling));
1305                 /*/
1306                  * last thread sibling in this cpu core going down
1307                  */
1308                 if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1)
1309                         cpu_data(sibling).booted_cores--;
1310         }
1311
1312         for_each_cpu_mask(sibling, per_cpu(cpu_sibling_map, cpu))
1313                 cpu_clear(cpu, per_cpu(cpu_sibling_map, sibling));
1314         cpus_clear(per_cpu(cpu_sibling_map, cpu));
1315         cpus_clear(per_cpu(cpu_core_map, cpu));
1316         c->phys_proc_id = 0;
1317         c->cpu_core_id = 0;
1318         cpu_clear(cpu, cpu_sibling_setup_map);
1319 }
1320
1321 static int additional_cpus __initdata = -1;
1322
1323 static __init int setup_additional_cpus(char *s)
1324 {
1325         return s && get_option(&s, &additional_cpus) ? 0 : -EINVAL;
1326 }
1327 early_param("additional_cpus", setup_additional_cpus);
1328
1329 /*
1330  * cpu_possible_map should be static, it cannot change as cpu's
1331  * are onlined, or offlined. The reason is per-cpu data-structures
1332  * are allocated by some modules at init time, and dont expect to
1333  * do this dynamically on cpu arrival/departure.
1334  * cpu_present_map on the other hand can change dynamically.
1335  * In case when cpu_hotplug is not compiled, then we resort to current
1336  * behaviour, which is cpu_possible == cpu_present.
1337  * - Ashok Raj
1338  *
1339  * Three ways to find out the number of additional hotplug CPUs:
1340  * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
1341  * - The user can overwrite it with additional_cpus=NUM
1342  * - Otherwise don't reserve additional CPUs.
1343  * We do this because additional CPUs waste a lot of memory.
1344  * -AK
1345  */
1346 __init void prefill_possible_map(void)
1347 {
1348         int i;
1349         int possible;
1350
1351         if (additional_cpus == -1) {
1352                 if (disabled_cpus > 0)
1353                         additional_cpus = disabled_cpus;
1354                 else
1355                         additional_cpus = 0;
1356         }
1357         possible = num_processors + additional_cpus;
1358         if (possible > NR_CPUS)
1359                 possible = NR_CPUS;
1360
1361         printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
1362                 possible, max_t(int, possible - num_processors, 0));
1363
1364         for (i = 0; i < possible; i++)
1365                 cpu_set(i, cpu_possible_map);
1366
1367         nr_cpu_ids = possible;
1368 }
1369
1370 static void __ref remove_cpu_from_maps(int cpu)
1371 {
1372         cpu_clear(cpu, cpu_online_map);
1373 #ifdef CONFIG_X86_64
1374         cpu_clear(cpu, cpu_callout_map);
1375         cpu_clear(cpu, cpu_callin_map);
1376         /* was set by cpu_init() */
1377         clear_bit(cpu, (unsigned long *)&cpu_initialized);
1378         numa_remove_cpu(cpu);
1379 #endif
1380 }
1381
1382 int __cpu_disable(void)
1383 {
1384         int cpu = smp_processor_id();
1385
1386         /*
1387          * Perhaps use cpufreq to drop frequency, but that could go
1388          * into generic code.
1389          *
1390          * We won't take down the boot processor on i386 due to some
1391          * interrupts only being able to be serviced by the BSP.
1392          * Especially so if we're not using an IOAPIC   -zwane
1393          */
1394         if (cpu == 0)
1395                 return -EBUSY;
1396
1397         if (nmi_watchdog == NMI_LOCAL_APIC)
1398                 stop_apic_nmi_watchdog(NULL);
1399         clear_local_APIC();
1400
1401         /*
1402          * HACK:
1403          * Allow any queued timer interrupts to get serviced
1404          * This is only a temporary solution until we cleanup
1405          * fixup_irqs as we do for IA64.
1406          */
1407         local_irq_enable();
1408         mdelay(1);
1409
1410         local_irq_disable();
1411         remove_siblinginfo(cpu);
1412
1413         /* It's now safe to remove this processor from the online map */
1414         remove_cpu_from_maps(cpu);
1415         fixup_irqs(cpu_online_map);
1416         return 0;
1417 }
1418
1419 void __cpu_die(unsigned int cpu)
1420 {
1421         /* We don't do anything here: idle task is faking death itself. */
1422         unsigned int i;
1423
1424         for (i = 0; i < 10; i++) {
1425                 /* They ack this in play_dead by setting CPU_DEAD */
1426                 if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
1427                         printk(KERN_INFO "CPU %d is now offline\n", cpu);
1428                         if (1 == num_online_cpus())
1429                                 alternatives_smp_switch(0);
1430                         return;
1431                 }
1432                 msleep(100);
1433         }
1434         printk(KERN_ERR "CPU %u didn't die...\n", cpu);
1435 }
1436 #else /* ... !CONFIG_HOTPLUG_CPU */
1437 int __cpu_disable(void)
1438 {
1439         return -ENOSYS;
1440 }
1441
1442 void __cpu_die(unsigned int cpu)
1443 {
1444         /* We said "no" in __cpu_disable */
1445         BUG();
1446 }
1447 #endif
1448
1449 /*
1450  * If the BIOS enumerates physical processors before logical,
1451  * maxcpus=N at enumeration-time can be used to disable HT.
1452  */
1453 static int __init parse_maxcpus(char *arg)
1454 {
1455         extern unsigned int maxcpus;
1456
1457         maxcpus = simple_strtoul(arg, NULL, 0);
1458         return 0;
1459 }
1460 early_param("maxcpus", parse_maxcpus);