Merge branch 'linus' into irq/numa
[safe/jmp/linux-2.6] / arch / mips / sibyte / sb1250 / irq.c
1 /*
2  * Copyright (C) 2000, 2001, 2002, 2003 Broadcom Corporation
3  *
4  * This program is free software; you can redistribute it and/or
5  * modify it under the terms of the GNU General Public License
6  * as published by the Free Software Foundation; either version 2
7  * of the License, or (at your option) any later version.
8  *
9  * This program is distributed in the hope that it will be useful,
10  * but WITHOUT ANY WARRANTY; without even the implied warranty of
11  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
12  * GNU General Public License for more details.
13  *
14  * You should have received a copy of the GNU General Public License
15  * along with this program; if not, write to the Free Software
16  * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA  02111-1307, USA.
17  */
18 #include <linux/kernel.h>
19 #include <linux/init.h>
20 #include <linux/linkage.h>
21 #include <linux/interrupt.h>
22 #include <linux/spinlock.h>
23 #include <linux/smp.h>
24 #include <linux/mm.h>
25 #include <linux/slab.h>
26 #include <linux/kernel_stat.h>
27
28 #include <asm/errno.h>
29 #include <asm/signal.h>
30 #include <asm/system.h>
31 #include <asm/time.h>
32 #include <asm/io.h>
33
34 #include <asm/sibyte/sb1250_regs.h>
35 #include <asm/sibyte/sb1250_int.h>
36 #include <asm/sibyte/sb1250_uart.h>
37 #include <asm/sibyte/sb1250_scd.h>
38 #include <asm/sibyte/sb1250.h>
39
40 /*
41  * These are the routines that handle all the low level interrupt stuff.
42  * Actions handled here are: initialization of the interrupt map, requesting of
43  * interrupt lines by handlers, dispatching if interrupts to handlers, probing
44  * for interrupt lines
45  */
46
47
48 static void end_sb1250_irq(unsigned int irq);
49 static void enable_sb1250_irq(unsigned int irq);
50 static void disable_sb1250_irq(unsigned int irq);
51 static void ack_sb1250_irq(unsigned int irq);
52 #ifdef CONFIG_SMP
53 static int sb1250_set_affinity(unsigned int irq, const struct cpumask *mask);
54 #endif
55
56 #ifdef CONFIG_SIBYTE_HAS_LDT
57 extern unsigned long ldt_eoi_space;
58 #endif
59
60 static struct irq_chip sb1250_irq_type = {
61         .name = "SB1250-IMR",
62         .ack = ack_sb1250_irq,
63         .mask = disable_sb1250_irq,
64         .mask_ack = ack_sb1250_irq,
65         .unmask = enable_sb1250_irq,
66         .end = end_sb1250_irq,
67 #ifdef CONFIG_SMP
68         .set_affinity = sb1250_set_affinity
69 #endif
70 };
71
72 /* Store the CPU id (not the logical number) */
73 int sb1250_irq_owner[SB1250_NR_IRQS];
74
75 DEFINE_SPINLOCK(sb1250_imr_lock);
76
77 void sb1250_mask_irq(int cpu, int irq)
78 {
79         unsigned long flags;
80         u64 cur_ints;
81
82         spin_lock_irqsave(&sb1250_imr_lock, flags);
83         cur_ints = ____raw_readq(IOADDR(A_IMR_MAPPER(cpu) +
84                                         R_IMR_INTERRUPT_MASK));
85         cur_ints |= (((u64) 1) << irq);
86         ____raw_writeq(cur_ints, IOADDR(A_IMR_MAPPER(cpu) +
87                                         R_IMR_INTERRUPT_MASK));
88         spin_unlock_irqrestore(&sb1250_imr_lock, flags);
89 }
90
91 void sb1250_unmask_irq(int cpu, int irq)
92 {
93         unsigned long flags;
94         u64 cur_ints;
95
96         spin_lock_irqsave(&sb1250_imr_lock, flags);
97         cur_ints = ____raw_readq(IOADDR(A_IMR_MAPPER(cpu) +
98                                         R_IMR_INTERRUPT_MASK));
99         cur_ints &= ~(((u64) 1) << irq);
100         ____raw_writeq(cur_ints, IOADDR(A_IMR_MAPPER(cpu) +
101                                         R_IMR_INTERRUPT_MASK));
102         spin_unlock_irqrestore(&sb1250_imr_lock, flags);
103 }
104
105 #ifdef CONFIG_SMP
106 static int sb1250_set_affinity(unsigned int irq, const struct cpumask *mask)
107 {
108         int i = 0, old_cpu, cpu, int_on;
109         u64 cur_ints;
110         unsigned long flags;
111
112         i = cpumask_first(mask);
113
114         if (cpumask_weight(mask) > 1) {
115                 printk("attempted to set irq affinity for irq %d to multiple CPUs\n", irq);
116                 return -1;
117         }
118
119         /* Convert logical CPU to physical CPU */
120         cpu = cpu_logical_map(i);
121
122         /* Protect against other affinity changers and IMR manipulation */
123         spin_lock_irqsave(&sb1250_imr_lock, flags);
124
125         /* Swizzle each CPU's IMR (but leave the IP selection alone) */
126         old_cpu = sb1250_irq_owner[irq];
127         cur_ints = ____raw_readq(IOADDR(A_IMR_MAPPER(old_cpu) +
128                                         R_IMR_INTERRUPT_MASK));
129         int_on = !(cur_ints & (((u64) 1) << irq));
130         if (int_on) {
131                 /* If it was on, mask it */
132                 cur_ints |= (((u64) 1) << irq);
133                 ____raw_writeq(cur_ints, IOADDR(A_IMR_MAPPER(old_cpu) +
134                                         R_IMR_INTERRUPT_MASK));
135         }
136         sb1250_irq_owner[irq] = cpu;
137         if (int_on) {
138                 /* unmask for the new CPU */
139                 cur_ints = ____raw_readq(IOADDR(A_IMR_MAPPER(cpu) +
140                                         R_IMR_INTERRUPT_MASK));
141                 cur_ints &= ~(((u64) 1) << irq);
142                 ____raw_writeq(cur_ints, IOADDR(A_IMR_MAPPER(cpu) +
143                                         R_IMR_INTERRUPT_MASK));
144         }
145         spin_unlock_irqrestore(&sb1250_imr_lock, flags);
146
147         return 0;
148 }
149 #endif
150
151 /*****************************************************************************/
152
153 static void disable_sb1250_irq(unsigned int irq)
154 {
155         sb1250_mask_irq(sb1250_irq_owner[irq], irq);
156 }
157
158 static void enable_sb1250_irq(unsigned int irq)
159 {
160         sb1250_unmask_irq(sb1250_irq_owner[irq], irq);
161 }
162
163
164 static void ack_sb1250_irq(unsigned int irq)
165 {
166 #ifdef CONFIG_SIBYTE_HAS_LDT
167         u64 pending;
168
169         /*
170          * If the interrupt was an HT interrupt, now is the time to
171          * clear it.  NOTE: we assume the HT bridge was set up to
172          * deliver the interrupts to all CPUs (which makes affinity
173          * changing easier for us)
174          */
175         pending = __raw_readq(IOADDR(A_IMR_REGISTER(sb1250_irq_owner[irq],
176                                                     R_IMR_LDT_INTERRUPT)));
177         pending &= ((u64)1 << (irq));
178         if (pending) {
179                 int i;
180                 for (i=0; i<NR_CPUS; i++) {
181                         int cpu;
182 #ifdef CONFIG_SMP
183                         cpu = cpu_logical_map(i);
184 #else
185                         cpu = i;
186 #endif
187                         /*
188                          * Clear for all CPUs so an affinity switch
189                          * doesn't find an old status
190                          */
191                         __raw_writeq(pending,
192                                      IOADDR(A_IMR_REGISTER(cpu,
193                                                 R_IMR_LDT_INTERRUPT_CLR)));
194                 }
195
196                 /*
197                  * Generate EOI.  For Pass 1 parts, EOI is a nop.  For
198                  * Pass 2, the LDT world may be edge-triggered, but
199                  * this EOI shouldn't hurt.  If they are
200                  * level-sensitive, the EOI is required.
201                  */
202                 *(uint32_t *)(ldt_eoi_space+(irq<<16)+(7<<2)) = 0;
203         }
204 #endif
205         sb1250_mask_irq(sb1250_irq_owner[irq], irq);
206 }
207
208
209 static void end_sb1250_irq(unsigned int irq)
210 {
211         if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS))) {
212                 sb1250_unmask_irq(sb1250_irq_owner[irq], irq);
213         }
214 }
215
216
217 void __init init_sb1250_irqs(void)
218 {
219         int i;
220
221         for (i = 0; i < SB1250_NR_IRQS; i++) {
222                 set_irq_chip_and_handler(i, &sb1250_irq_type, handle_level_irq);
223                 sb1250_irq_owner[i] = 0;
224         }
225 }
226
227
228 /*
229  *  arch_init_irq is called early in the boot sequence from init/main.c via
230  *  init_IRQ.  It is responsible for setting up the interrupt mapper and
231  *  installing the handler that will be responsible for dispatching interrupts
232  *  to the "right" place.
233  */
234 /*
235  * For now, map all interrupts to IP[2].  We could save
236  * some cycles by parceling out system interrupts to different
237  * IP lines, but keep it simple for bringup.  We'll also direct
238  * all interrupts to a single CPU; we should probably route
239  * PCI and LDT to one cpu and everything else to the other
240  * to balance the load a bit.
241  *
242  * On the second cpu, everything is set to IP5, which is
243  * ignored, EXCEPT the mailbox interrupt.  That one is
244  * set to IP[2] so it is handled.  This is needed so we
245  * can do cross-cpu function calls, as requred by SMP
246  */
247
248 #define IMR_IP2_VAL     K_INT_MAP_I0
249 #define IMR_IP3_VAL     K_INT_MAP_I1
250 #define IMR_IP4_VAL     K_INT_MAP_I2
251 #define IMR_IP5_VAL     K_INT_MAP_I3
252 #define IMR_IP6_VAL     K_INT_MAP_I4
253
254 void __init arch_init_irq(void)
255 {
256
257         unsigned int i;
258         u64 tmp;
259         unsigned int imask = STATUSF_IP4 | STATUSF_IP3 | STATUSF_IP2 |
260                 STATUSF_IP1 | STATUSF_IP0;
261
262         /* Default everything to IP2 */
263         for (i = 0; i < SB1250_NR_IRQS; i++) {  /* was I0 */
264                 __raw_writeq(IMR_IP2_VAL,
265                              IOADDR(A_IMR_REGISTER(0,
266                                                    R_IMR_INTERRUPT_MAP_BASE) +
267                                     (i << 3)));
268                 __raw_writeq(IMR_IP2_VAL,
269                              IOADDR(A_IMR_REGISTER(1,
270                                                    R_IMR_INTERRUPT_MAP_BASE) +
271                                     (i << 3)));
272         }
273
274         init_sb1250_irqs();
275
276         /*
277          * Map the high 16 bits of the mailbox registers to IP[3], for
278          * inter-cpu messages
279          */
280         /* Was I1 */
281         __raw_writeq(IMR_IP3_VAL,
282                      IOADDR(A_IMR_REGISTER(0, R_IMR_INTERRUPT_MAP_BASE) +
283                             (K_INT_MBOX_0 << 3)));
284         __raw_writeq(IMR_IP3_VAL,
285                      IOADDR(A_IMR_REGISTER(1, R_IMR_INTERRUPT_MAP_BASE) +
286                             (K_INT_MBOX_0 << 3)));
287
288         /* Clear the mailboxes.  The firmware may leave them dirty */
289         __raw_writeq(0xffffffffffffffffULL,
290                      IOADDR(A_IMR_REGISTER(0, R_IMR_MAILBOX_CLR_CPU)));
291         __raw_writeq(0xffffffffffffffffULL,
292                      IOADDR(A_IMR_REGISTER(1, R_IMR_MAILBOX_CLR_CPU)));
293
294         /* Mask everything except the mailbox registers for both cpus */
295         tmp = ~((u64) 0) ^ (((u64) 1) << K_INT_MBOX_0);
296         __raw_writeq(tmp, IOADDR(A_IMR_REGISTER(0, R_IMR_INTERRUPT_MASK)));
297         __raw_writeq(tmp, IOADDR(A_IMR_REGISTER(1, R_IMR_INTERRUPT_MASK)));
298
299         /*
300          * Note that the timer interrupts are also mapped, but this is
301          * done in sb1250_time_init().  Also, the profiling driver
302          * does its own management of IP7.
303          */
304
305         /* Enable necessary IPs, disable the rest */
306         change_c0_status(ST0_IM, imask);
307 }
308
309 extern void sb1250_mailbox_interrupt(void);
310
311 static inline void dispatch_ip2(void)
312 {
313         unsigned int cpu = smp_processor_id();
314         unsigned long long mask;
315
316         /*
317          * Default...we've hit an IP[2] interrupt, which means we've got to
318          * check the 1250 interrupt registers to figure out what to do.  Need
319          * to detect which CPU we're on, now that smp_affinity is supported.
320          */
321         mask = __raw_readq(IOADDR(A_IMR_REGISTER(cpu,
322                                   R_IMR_INTERRUPT_STATUS_BASE)));
323         if (mask)
324                 do_IRQ(fls64(mask) - 1);
325 }
326
327 asmlinkage void plat_irq_dispatch(void)
328 {
329         unsigned int cpu = smp_processor_id();
330         unsigned int pending;
331
332         /*
333          * What a pain. We have to be really careful saving the upper 32 bits
334          * of any * register across function calls if we don't want them
335          * trashed--since were running in -o32, the calling routing never saves
336          * the full 64 bits of a register across a function call.  Being the
337          * interrupt handler, we're guaranteed that interrupts are disabled
338          * during this code so we don't have to worry about random interrupts
339          * blasting the high 32 bits.
340          */
341
342         pending = read_c0_cause() & read_c0_status() & ST0_IM;
343
344         if (pending & CAUSEF_IP7) /* CPU performance counter interrupt */
345                 do_IRQ(MIPS_CPU_IRQ_BASE + 7);
346         else if (pending & CAUSEF_IP4)
347                 do_IRQ(K_INT_TIMER_0 + cpu);    /* sb1250_timer_interrupt() */
348
349 #ifdef CONFIG_SMP
350         else if (pending & CAUSEF_IP3)
351                 sb1250_mailbox_interrupt();
352 #endif
353
354         else if (pending & CAUSEF_IP2)
355                 dispatch_ip2();
356         else
357                 spurious_interrupt();
358 }