OMAP3: McBSP: Add interface for FIFO caused delay query
[safe/jmp/linux-2.6] / arch / arm / plat-omap / mcbsp.c
1 /*
2  * linux/arch/arm/plat-omap/mcbsp.c
3  *
4  * Copyright (C) 2004 Nokia Corporation
5  * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
6  *
7  *
8  * This program is free software; you can redistribute it and/or modify
9  * it under the terms of the GNU General Public License version 2 as
10  * published by the Free Software Foundation.
11  *
12  * Multichannel mode not supported.
13  */
14
15 #include <linux/module.h>
16 #include <linux/init.h>
17 #include <linux/device.h>
18 #include <linux/platform_device.h>
19 #include <linux/wait.h>
20 #include <linux/completion.h>
21 #include <linux/interrupt.h>
22 #include <linux/err.h>
23 #include <linux/clk.h>
24 #include <linux/delay.h>
25 #include <linux/io.h>
26
27 #include <plat/dma.h>
28 #include <plat/mcbsp.h>
29
30 #include "../mach-omap2/cm-regbits-34xx.h"
31
32 struct omap_mcbsp **mcbsp_ptr;
33 int omap_mcbsp_count, omap_mcbsp_cache_size;
34
35 void omap_mcbsp_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
36 {
37         if (cpu_class_is_omap1()) {
38                 ((u16 *)mcbsp->reg_cache)[reg / sizeof(u16)] = (u16)val;
39                 __raw_writew((u16)val, mcbsp->io_base + reg);
40         } else if (cpu_is_omap2420()) {
41                 ((u16 *)mcbsp->reg_cache)[reg / sizeof(u32)] = (u16)val;
42                 __raw_writew((u16)val, mcbsp->io_base + reg);
43         } else {
44                 ((u32 *)mcbsp->reg_cache)[reg / sizeof(u32)] = val;
45                 __raw_writel(val, mcbsp->io_base + reg);
46         }
47 }
48
49 int omap_mcbsp_read(struct omap_mcbsp *mcbsp, u16 reg, bool from_cache)
50 {
51         if (cpu_class_is_omap1()) {
52                 return !from_cache ? __raw_readw(mcbsp->io_base + reg) :
53                                 ((u16 *)mcbsp->reg_cache)[reg / sizeof(u16)];
54         } else if (cpu_is_omap2420()) {
55                 return !from_cache ? __raw_readw(mcbsp->io_base + reg) :
56                                 ((u16 *)mcbsp->reg_cache)[reg / sizeof(u32)];
57         } else {
58                 return !from_cache ? __raw_readl(mcbsp->io_base + reg) :
59                                 ((u32 *)mcbsp->reg_cache)[reg / sizeof(u32)];
60         }
61 }
62
63 #ifdef CONFIG_ARCH_OMAP3
64 void omap_mcbsp_st_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
65 {
66         __raw_writel(val, mcbsp->st_data->io_base_st + reg);
67 }
68
69 int omap_mcbsp_st_read(struct omap_mcbsp *mcbsp, u16 reg)
70 {
71         return __raw_readl(mcbsp->st_data->io_base_st + reg);
72 }
73 #endif
74
75 #define MCBSP_READ(mcbsp, reg) \
76                 omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 0)
77 #define MCBSP_WRITE(mcbsp, reg, val) \
78                 omap_mcbsp_write(mcbsp, OMAP_MCBSP_REG_##reg, val)
79 #define MCBSP_READ_CACHE(mcbsp, reg) \
80                 omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 1)
81
82 #define omap_mcbsp_check_valid_id(id)   (id < omap_mcbsp_count)
83 #define id_to_mcbsp_ptr(id)             mcbsp_ptr[id];
84
85 #define MCBSP_ST_READ(mcbsp, reg) \
86                         omap_mcbsp_st_read(mcbsp, OMAP_ST_REG_##reg)
87 #define MCBSP_ST_WRITE(mcbsp, reg, val) \
88                         omap_mcbsp_st_write(mcbsp, OMAP_ST_REG_##reg, val)
89
90 static void omap_mcbsp_dump_reg(u8 id)
91 {
92         struct omap_mcbsp *mcbsp = id_to_mcbsp_ptr(id);
93
94         dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
95         dev_dbg(mcbsp->dev, "DRR2:  0x%04x\n",
96                         MCBSP_READ(mcbsp, DRR2));
97         dev_dbg(mcbsp->dev, "DRR1:  0x%04x\n",
98                         MCBSP_READ(mcbsp, DRR1));
99         dev_dbg(mcbsp->dev, "DXR2:  0x%04x\n",
100                         MCBSP_READ(mcbsp, DXR2));
101         dev_dbg(mcbsp->dev, "DXR1:  0x%04x\n",
102                         MCBSP_READ(mcbsp, DXR1));
103         dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
104                         MCBSP_READ(mcbsp, SPCR2));
105         dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
106                         MCBSP_READ(mcbsp, SPCR1));
107         dev_dbg(mcbsp->dev, "RCR2:  0x%04x\n",
108                         MCBSP_READ(mcbsp, RCR2));
109         dev_dbg(mcbsp->dev, "RCR1:  0x%04x\n",
110                         MCBSP_READ(mcbsp, RCR1));
111         dev_dbg(mcbsp->dev, "XCR2:  0x%04x\n",
112                         MCBSP_READ(mcbsp, XCR2));
113         dev_dbg(mcbsp->dev, "XCR1:  0x%04x\n",
114                         MCBSP_READ(mcbsp, XCR1));
115         dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
116                         MCBSP_READ(mcbsp, SRGR2));
117         dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
118                         MCBSP_READ(mcbsp, SRGR1));
119         dev_dbg(mcbsp->dev, "PCR0:  0x%04x\n",
120                         MCBSP_READ(mcbsp, PCR0));
121         dev_dbg(mcbsp->dev, "***********************\n");
122 }
123
124 static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
125 {
126         struct omap_mcbsp *mcbsp_tx = dev_id;
127         u16 irqst_spcr2;
128
129         irqst_spcr2 = MCBSP_READ(mcbsp_tx, SPCR2);
130         dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
131
132         if (irqst_spcr2 & XSYNC_ERR) {
133                 dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
134                         irqst_spcr2);
135                 /* Writing zero to XSYNC_ERR clears the IRQ */
136                 MCBSP_WRITE(mcbsp_tx, SPCR2,
137                             MCBSP_READ_CACHE(mcbsp_tx, SPCR2) & ~(XSYNC_ERR));
138         } else {
139                 complete(&mcbsp_tx->tx_irq_completion);
140         }
141
142         return IRQ_HANDLED;
143 }
144
145 static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
146 {
147         struct omap_mcbsp *mcbsp_rx = dev_id;
148         u16 irqst_spcr1;
149
150         irqst_spcr1 = MCBSP_READ(mcbsp_rx, SPCR1);
151         dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);
152
153         if (irqst_spcr1 & RSYNC_ERR) {
154                 dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
155                         irqst_spcr1);
156                 /* Writing zero to RSYNC_ERR clears the IRQ */
157                 MCBSP_WRITE(mcbsp_rx, SPCR1,
158                             MCBSP_READ_CACHE(mcbsp_rx, SPCR1) & ~(RSYNC_ERR));
159         } else {
160                 complete(&mcbsp_rx->tx_irq_completion);
161         }
162
163         return IRQ_HANDLED;
164 }
165
166 static void omap_mcbsp_tx_dma_callback(int lch, u16 ch_status, void *data)
167 {
168         struct omap_mcbsp *mcbsp_dma_tx = data;
169
170         dev_dbg(mcbsp_dma_tx->dev, "TX DMA callback : 0x%x\n",
171                 MCBSP_READ(mcbsp_dma_tx, SPCR2));
172
173         /* We can free the channels */
174         omap_free_dma(mcbsp_dma_tx->dma_tx_lch);
175         mcbsp_dma_tx->dma_tx_lch = -1;
176
177         complete(&mcbsp_dma_tx->tx_dma_completion);
178 }
179
180 static void omap_mcbsp_rx_dma_callback(int lch, u16 ch_status, void *data)
181 {
182         struct omap_mcbsp *mcbsp_dma_rx = data;
183
184         dev_dbg(mcbsp_dma_rx->dev, "RX DMA callback : 0x%x\n",
185                 MCBSP_READ(mcbsp_dma_rx, SPCR2));
186
187         /* We can free the channels */
188         omap_free_dma(mcbsp_dma_rx->dma_rx_lch);
189         mcbsp_dma_rx->dma_rx_lch = -1;
190
191         complete(&mcbsp_dma_rx->rx_dma_completion);
192 }
193
194 /*
195  * omap_mcbsp_config simply write a config to the
196  * appropriate McBSP.
197  * You either call this function or set the McBSP registers
198  * by yourself before calling omap_mcbsp_start().
199  */
200 void omap_mcbsp_config(unsigned int id, const struct omap_mcbsp_reg_cfg *config)
201 {
202         struct omap_mcbsp *mcbsp;
203
204         if (!omap_mcbsp_check_valid_id(id)) {
205                 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
206                 return;
207         }
208         mcbsp = id_to_mcbsp_ptr(id);
209
210         dev_dbg(mcbsp->dev, "Configuring McBSP%d  phys_base: 0x%08lx\n",
211                         mcbsp->id, mcbsp->phys_base);
212
213         /* We write the given config */
214         MCBSP_WRITE(mcbsp, SPCR2, config->spcr2);
215         MCBSP_WRITE(mcbsp, SPCR1, config->spcr1);
216         MCBSP_WRITE(mcbsp, RCR2, config->rcr2);
217         MCBSP_WRITE(mcbsp, RCR1, config->rcr1);
218         MCBSP_WRITE(mcbsp, XCR2, config->xcr2);
219         MCBSP_WRITE(mcbsp, XCR1, config->xcr1);
220         MCBSP_WRITE(mcbsp, SRGR2, config->srgr2);
221         MCBSP_WRITE(mcbsp, SRGR1, config->srgr1);
222         MCBSP_WRITE(mcbsp, MCR2, config->mcr2);
223         MCBSP_WRITE(mcbsp, MCR1, config->mcr1);
224         MCBSP_WRITE(mcbsp, PCR0, config->pcr0);
225         if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
226                 MCBSP_WRITE(mcbsp, XCCR, config->xccr);
227                 MCBSP_WRITE(mcbsp, RCCR, config->rccr);
228         }
229 }
230 EXPORT_SYMBOL(omap_mcbsp_config);
231
232 #ifdef CONFIG_ARCH_OMAP3
233 static void omap_st_on(struct omap_mcbsp *mcbsp)
234 {
235         unsigned int w;
236
237         /*
238          * Sidetone uses McBSP ICLK - which must not idle when sidetones
239          * are enabled or sidetones start sounding ugly.
240          */
241         w = cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
242         w &= ~(1 << (mcbsp->id - 2));
243         cm_write_mod_reg(w, OMAP3430_PER_MOD, CM_AUTOIDLE);
244
245         /* Enable McBSP Sidetone */
246         w = MCBSP_READ(mcbsp, SSELCR);
247         MCBSP_WRITE(mcbsp, SSELCR, w | SIDETONEEN);
248
249         w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
250         MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w & ~(ST_AUTOIDLE));
251
252         /* Enable Sidetone from Sidetone Core */
253         w = MCBSP_ST_READ(mcbsp, SSELCR);
254         MCBSP_ST_WRITE(mcbsp, SSELCR, w | ST_SIDETONEEN);
255 }
256
257 static void omap_st_off(struct omap_mcbsp *mcbsp)
258 {
259         unsigned int w;
260
261         w = MCBSP_ST_READ(mcbsp, SSELCR);
262         MCBSP_ST_WRITE(mcbsp, SSELCR, w & ~(ST_SIDETONEEN));
263
264         w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
265         MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w | ST_AUTOIDLE);
266
267         w = MCBSP_READ(mcbsp, SSELCR);
268         MCBSP_WRITE(mcbsp, SSELCR, w & ~(SIDETONEEN));
269
270         w = cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
271         w |= 1 << (mcbsp->id - 2);
272         cm_write_mod_reg(w, OMAP3430_PER_MOD, CM_AUTOIDLE);
273 }
274
275 static void omap_st_fir_write(struct omap_mcbsp *mcbsp, s16 *fir)
276 {
277         u16 val, i;
278
279         val = MCBSP_ST_READ(mcbsp, SYSCONFIG);
280         MCBSP_ST_WRITE(mcbsp, SYSCONFIG, val & ~(ST_AUTOIDLE));
281
282         val = MCBSP_ST_READ(mcbsp, SSELCR);
283
284         if (val & ST_COEFFWREN)
285                 MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
286
287         MCBSP_ST_WRITE(mcbsp, SSELCR, val | ST_COEFFWREN);
288
289         for (i = 0; i < 128; i++)
290                 MCBSP_ST_WRITE(mcbsp, SFIRCR, fir[i]);
291
292         i = 0;
293
294         val = MCBSP_ST_READ(mcbsp, SSELCR);
295         while (!(val & ST_COEFFWRDONE) && (++i < 1000))
296                 val = MCBSP_ST_READ(mcbsp, SSELCR);
297
298         MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
299
300         if (i == 1000)
301                 dev_err(mcbsp->dev, "McBSP FIR load error!\n");
302 }
303
304 static void omap_st_chgain(struct omap_mcbsp *mcbsp)
305 {
306         u16 w;
307         struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
308
309         w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
310         MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w & ~(ST_AUTOIDLE));
311
312         w = MCBSP_ST_READ(mcbsp, SSELCR);
313
314         MCBSP_ST_WRITE(mcbsp, SGAINCR, ST_CH0GAIN(st_data->ch0gain) | \
315                       ST_CH1GAIN(st_data->ch1gain));
316 }
317
318 int omap_st_set_chgain(unsigned int id, int channel, s16 chgain)
319 {
320         struct omap_mcbsp *mcbsp;
321         struct omap_mcbsp_st_data *st_data;
322         int ret = 0;
323
324         if (!omap_mcbsp_check_valid_id(id)) {
325                 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
326                 return -ENODEV;
327         }
328
329         mcbsp = id_to_mcbsp_ptr(id);
330         st_data = mcbsp->st_data;
331
332         if (!st_data)
333                 return -ENOENT;
334
335         spin_lock_irq(&mcbsp->lock);
336         if (channel == 0)
337                 st_data->ch0gain = chgain;
338         else if (channel == 1)
339                 st_data->ch1gain = chgain;
340         else
341                 ret = -EINVAL;
342
343         if (st_data->enabled)
344                 omap_st_chgain(mcbsp);
345         spin_unlock_irq(&mcbsp->lock);
346
347         return ret;
348 }
349 EXPORT_SYMBOL(omap_st_set_chgain);
350
351 int omap_st_get_chgain(unsigned int id, int channel, s16 *chgain)
352 {
353         struct omap_mcbsp *mcbsp;
354         struct omap_mcbsp_st_data *st_data;
355         int ret = 0;
356
357         if (!omap_mcbsp_check_valid_id(id)) {
358                 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
359                 return -ENODEV;
360         }
361
362         mcbsp = id_to_mcbsp_ptr(id);
363         st_data = mcbsp->st_data;
364
365         if (!st_data)
366                 return -ENOENT;
367
368         spin_lock_irq(&mcbsp->lock);
369         if (channel == 0)
370                 *chgain = st_data->ch0gain;
371         else if (channel == 1)
372                 *chgain = st_data->ch1gain;
373         else
374                 ret = -EINVAL;
375         spin_unlock_irq(&mcbsp->lock);
376
377         return ret;
378 }
379 EXPORT_SYMBOL(omap_st_get_chgain);
380
381 static int omap_st_start(struct omap_mcbsp *mcbsp)
382 {
383         struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
384
385         if (st_data && st_data->enabled && !st_data->running) {
386                 omap_st_fir_write(mcbsp, st_data->taps);
387                 omap_st_chgain(mcbsp);
388
389                 if (!mcbsp->free) {
390                         omap_st_on(mcbsp);
391                         st_data->running = 1;
392                 }
393         }
394
395         return 0;
396 }
397
398 int omap_st_enable(unsigned int id)
399 {
400         struct omap_mcbsp *mcbsp;
401         struct omap_mcbsp_st_data *st_data;
402
403         if (!omap_mcbsp_check_valid_id(id)) {
404                 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
405                 return -ENODEV;
406         }
407
408         mcbsp = id_to_mcbsp_ptr(id);
409         st_data = mcbsp->st_data;
410
411         if (!st_data)
412                 return -ENODEV;
413
414         spin_lock_irq(&mcbsp->lock);
415         st_data->enabled = 1;
416         omap_st_start(mcbsp);
417         spin_unlock_irq(&mcbsp->lock);
418
419         return 0;
420 }
421 EXPORT_SYMBOL(omap_st_enable);
422
423 static int omap_st_stop(struct omap_mcbsp *mcbsp)
424 {
425         struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
426
427         if (st_data && st_data->running) {
428                 if (!mcbsp->free) {
429                         omap_st_off(mcbsp);
430                         st_data->running = 0;
431                 }
432         }
433
434         return 0;
435 }
436
437 int omap_st_disable(unsigned int id)
438 {
439         struct omap_mcbsp *mcbsp;
440         struct omap_mcbsp_st_data *st_data;
441         int ret = 0;
442
443         if (!omap_mcbsp_check_valid_id(id)) {
444                 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
445                 return -ENODEV;
446         }
447
448         mcbsp = id_to_mcbsp_ptr(id);
449         st_data = mcbsp->st_data;
450
451         if (!st_data)
452                 return -ENODEV;
453
454         spin_lock_irq(&mcbsp->lock);
455         omap_st_stop(mcbsp);
456         st_data->enabled = 0;
457         spin_unlock_irq(&mcbsp->lock);
458
459         return ret;
460 }
461 EXPORT_SYMBOL(omap_st_disable);
462
463 int omap_st_is_enabled(unsigned int id)
464 {
465         struct omap_mcbsp *mcbsp;
466         struct omap_mcbsp_st_data *st_data;
467
468         if (!omap_mcbsp_check_valid_id(id)) {
469                 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
470                 return -ENODEV;
471         }
472
473         mcbsp = id_to_mcbsp_ptr(id);
474         st_data = mcbsp->st_data;
475
476         if (!st_data)
477                 return -ENODEV;
478
479
480         return st_data->enabled;
481 }
482 EXPORT_SYMBOL(omap_st_is_enabled);
483
484 /*
485  * omap_mcbsp_set_tx_threshold configures how to deal
486  * with transmit threshold. the threshold value and handler can be
487  * configure in here.
488  */
489 void omap_mcbsp_set_tx_threshold(unsigned int id, u16 threshold)
490 {
491         struct omap_mcbsp *mcbsp;
492
493         if (!cpu_is_omap34xx())
494                 return;
495
496         if (!omap_mcbsp_check_valid_id(id)) {
497                 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
498                 return;
499         }
500         mcbsp = id_to_mcbsp_ptr(id);
501
502         MCBSP_WRITE(mcbsp, THRSH2, threshold);
503 }
504 EXPORT_SYMBOL(omap_mcbsp_set_tx_threshold);
505
506 /*
507  * omap_mcbsp_set_rx_threshold configures how to deal
508  * with receive threshold. the threshold value and handler can be
509  * configure in here.
510  */
511 void omap_mcbsp_set_rx_threshold(unsigned int id, u16 threshold)
512 {
513         struct omap_mcbsp *mcbsp;
514
515         if (!cpu_is_omap34xx())
516                 return;
517
518         if (!omap_mcbsp_check_valid_id(id)) {
519                 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
520                 return;
521         }
522         mcbsp = id_to_mcbsp_ptr(id);
523
524         MCBSP_WRITE(mcbsp, THRSH1, threshold);
525 }
526 EXPORT_SYMBOL(omap_mcbsp_set_rx_threshold);
527
528 /*
529  * omap_mcbsp_get_max_tx_thres just return the current configured
530  * maximum threshold for transmission
531  */
532 u16 omap_mcbsp_get_max_tx_threshold(unsigned int id)
533 {
534         struct omap_mcbsp *mcbsp;
535
536         if (!omap_mcbsp_check_valid_id(id)) {
537                 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
538                 return -ENODEV;
539         }
540         mcbsp = id_to_mcbsp_ptr(id);
541
542         return mcbsp->max_tx_thres;
543 }
544 EXPORT_SYMBOL(omap_mcbsp_get_max_tx_threshold);
545
546 /*
547  * omap_mcbsp_get_max_rx_thres just return the current configured
548  * maximum threshold for reception
549  */
550 u16 omap_mcbsp_get_max_rx_threshold(unsigned int id)
551 {
552         struct omap_mcbsp *mcbsp;
553
554         if (!omap_mcbsp_check_valid_id(id)) {
555                 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
556                 return -ENODEV;
557         }
558         mcbsp = id_to_mcbsp_ptr(id);
559
560         return mcbsp->max_rx_thres;
561 }
562 EXPORT_SYMBOL(omap_mcbsp_get_max_rx_threshold);
563
564 #define MCBSP2_FIFO_SIZE        0x500 /* 1024 + 256 locations */
565 #define MCBSP1345_FIFO_SIZE     0x80  /* 128 locations */
566 /*
567  * omap_mcbsp_get_tx_delay returns the number of used slots in the McBSP FIFO
568  */
569 u16 omap_mcbsp_get_tx_delay(unsigned int id)
570 {
571         struct omap_mcbsp *mcbsp;
572         u16 buffstat;
573
574         if (!omap_mcbsp_check_valid_id(id)) {
575                 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
576                 return -ENODEV;
577         }
578         mcbsp = id_to_mcbsp_ptr(id);
579
580         /* Returns the number of free locations in the buffer */
581         buffstat = MCBSP_READ(mcbsp, XBUFFSTAT);
582
583         /* Number of slots are different in McBSP ports */
584         if (mcbsp->id == 2)
585                 return MCBSP2_FIFO_SIZE - buffstat;
586         else
587                 return MCBSP1345_FIFO_SIZE - buffstat;
588 }
589 EXPORT_SYMBOL(omap_mcbsp_get_tx_delay);
590
591 /*
592  * omap_mcbsp_get_rx_delay returns the number of free slots in the McBSP FIFO
593  * to reach the threshold value (when the DMA will be triggered to read it)
594  */
595 u16 omap_mcbsp_get_rx_delay(unsigned int id)
596 {
597         struct omap_mcbsp *mcbsp;
598         u16 buffstat, threshold;
599
600         if (!omap_mcbsp_check_valid_id(id)) {
601                 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
602                 return -ENODEV;
603         }
604         mcbsp = id_to_mcbsp_ptr(id);
605
606         /* Returns the number of used locations in the buffer */
607         buffstat = MCBSP_READ(mcbsp, RBUFFSTAT);
608         /* RX threshold */
609         threshold = MCBSP_READ(mcbsp, THRSH1);
610
611         /* Return the number of location till we reach the threshold limit */
612         if (threshold <= buffstat)
613                 return 0;
614         else
615                 return threshold - buffstat;
616 }
617 EXPORT_SYMBOL(omap_mcbsp_get_rx_delay);
618
619 /*
620  * omap_mcbsp_get_dma_op_mode just return the current configured
621  * operating mode for the mcbsp channel
622  */
623 int omap_mcbsp_get_dma_op_mode(unsigned int id)
624 {
625         struct omap_mcbsp *mcbsp;
626         int dma_op_mode;
627
628         if (!omap_mcbsp_check_valid_id(id)) {
629                 printk(KERN_ERR "%s: Invalid id (%u)\n", __func__, id + 1);
630                 return -ENODEV;
631         }
632         mcbsp = id_to_mcbsp_ptr(id);
633
634         dma_op_mode = mcbsp->dma_op_mode;
635
636         return dma_op_mode;
637 }
638 EXPORT_SYMBOL(omap_mcbsp_get_dma_op_mode);
639
640 static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp)
641 {
642         /*
643          * Enable wakup behavior, smart idle and all wakeups
644          * REVISIT: some wakeups may be unnecessary
645          */
646         if (cpu_is_omap34xx()) {
647                 u16 syscon;
648
649                 syscon = MCBSP_READ(mcbsp, SYSCON);
650                 syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
651
652                 if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
653                         syscon |= (ENAWAKEUP | SIDLEMODE(0x02) |
654                                         CLOCKACTIVITY(0x02));
655                         MCBSP_WRITE(mcbsp, WAKEUPEN, XRDYEN | RRDYEN);
656                 } else {
657                         syscon |= SIDLEMODE(0x01);
658                 }
659
660                 MCBSP_WRITE(mcbsp, SYSCON, syscon);
661         }
662 }
663
664 static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp)
665 {
666         /*
667          * Disable wakup behavior, smart idle and all wakeups
668          */
669         if (cpu_is_omap34xx()) {
670                 u16 syscon;
671
672                 syscon = MCBSP_READ(mcbsp, SYSCON);
673                 syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
674                 /*
675                  * HW bug workaround - If no_idle mode is taken, we need to
676                  * go to smart_idle before going to always_idle, or the
677                  * device will not hit retention anymore.
678                  */
679                 syscon |= SIDLEMODE(0x02);
680                 MCBSP_WRITE(mcbsp, SYSCON, syscon);
681
682                 syscon &= ~(SIDLEMODE(0x03));
683                 MCBSP_WRITE(mcbsp, SYSCON, syscon);
684
685                 MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
686         }
687 }
688 #else
689 static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp) {}
690 static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp) {}
691 static inline void omap_st_start(struct omap_mcbsp *mcbsp) {}
692 static inline void omap_st_stop(struct omap_mcbsp *mcbsp) {}
693 #endif
694
695 /*
696  * We can choose between IRQ based or polled IO.
697  * This needs to be called before omap_mcbsp_request().
698  */
699 int omap_mcbsp_set_io_type(unsigned int id, omap_mcbsp_io_type_t io_type)
700 {
701         struct omap_mcbsp *mcbsp;
702
703         if (!omap_mcbsp_check_valid_id(id)) {
704                 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
705                 return -ENODEV;
706         }
707         mcbsp = id_to_mcbsp_ptr(id);
708
709         spin_lock(&mcbsp->lock);
710
711         if (!mcbsp->free) {
712                 dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
713                         mcbsp->id);
714                 spin_unlock(&mcbsp->lock);
715                 return -EINVAL;
716         }
717
718         mcbsp->io_type = io_type;
719
720         spin_unlock(&mcbsp->lock);
721
722         return 0;
723 }
724 EXPORT_SYMBOL(omap_mcbsp_set_io_type);
725
726 int omap_mcbsp_request(unsigned int id)
727 {
728         struct omap_mcbsp *mcbsp;
729         void *reg_cache;
730         int err;
731
732         if (!omap_mcbsp_check_valid_id(id)) {
733                 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
734                 return -ENODEV;
735         }
736         mcbsp = id_to_mcbsp_ptr(id);
737
738         reg_cache = kzalloc(omap_mcbsp_cache_size, GFP_KERNEL);
739         if (!reg_cache) {
740                 return -ENOMEM;
741         }
742
743         spin_lock(&mcbsp->lock);
744         if (!mcbsp->free) {
745                 dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
746                         mcbsp->id);
747                 err = -EBUSY;
748                 goto err_kfree;
749         }
750
751         mcbsp->free = 0;
752         mcbsp->reg_cache = reg_cache;
753         spin_unlock(&mcbsp->lock);
754
755         if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
756                 mcbsp->pdata->ops->request(id);
757
758         clk_enable(mcbsp->iclk);
759         clk_enable(mcbsp->fclk);
760
761         /* Do procedure specific to omap34xx arch, if applicable */
762         omap34xx_mcbsp_request(mcbsp);
763
764         /*
765          * Make sure that transmitter, receiver and sample-rate generator are
766          * not running before activating IRQs.
767          */
768         MCBSP_WRITE(mcbsp, SPCR1, 0);
769         MCBSP_WRITE(mcbsp, SPCR2, 0);
770
771         if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
772                 /* We need to get IRQs here */
773                 init_completion(&mcbsp->tx_irq_completion);
774                 err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler,
775                                         0, "McBSP", (void *)mcbsp);
776                 if (err != 0) {
777                         dev_err(mcbsp->dev, "Unable to request TX IRQ %d "
778                                         "for McBSP%d\n", mcbsp->tx_irq,
779                                         mcbsp->id);
780                         goto err_clk_disable;
781                 }
782
783                 init_completion(&mcbsp->rx_irq_completion);
784                 err = request_irq(mcbsp->rx_irq, omap_mcbsp_rx_irq_handler,
785                                         0, "McBSP", (void *)mcbsp);
786                 if (err != 0) {
787                         dev_err(mcbsp->dev, "Unable to request RX IRQ %d "
788                                         "for McBSP%d\n", mcbsp->rx_irq,
789                                         mcbsp->id);
790                         goto err_free_irq;
791                 }
792         }
793
794         return 0;
795 err_free_irq:
796         free_irq(mcbsp->tx_irq, (void *)mcbsp);
797 err_clk_disable:
798         if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
799                 mcbsp->pdata->ops->free(id);
800
801         /* Do procedure specific to omap34xx arch, if applicable */
802         omap34xx_mcbsp_free(mcbsp);
803
804         clk_disable(mcbsp->fclk);
805         clk_disable(mcbsp->iclk);
806
807         spin_lock(&mcbsp->lock);
808         mcbsp->free = 1;
809         mcbsp->reg_cache = NULL;
810 err_kfree:
811         spin_unlock(&mcbsp->lock);
812         kfree(reg_cache);
813
814         return err;
815 }
816 EXPORT_SYMBOL(omap_mcbsp_request);
817
818 void omap_mcbsp_free(unsigned int id)
819 {
820         struct omap_mcbsp *mcbsp;
821         void *reg_cache;
822
823         if (!omap_mcbsp_check_valid_id(id)) {
824                 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
825                 return;
826         }
827         mcbsp = id_to_mcbsp_ptr(id);
828
829         if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
830                 mcbsp->pdata->ops->free(id);
831
832         /* Do procedure specific to omap34xx arch, if applicable */
833         omap34xx_mcbsp_free(mcbsp);
834
835         clk_disable(mcbsp->fclk);
836         clk_disable(mcbsp->iclk);
837
838         if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
839                 /* Free IRQs */
840                 free_irq(mcbsp->rx_irq, (void *)mcbsp);
841                 free_irq(mcbsp->tx_irq, (void *)mcbsp);
842         }
843
844         reg_cache = mcbsp->reg_cache;
845
846         spin_lock(&mcbsp->lock);
847         if (mcbsp->free)
848                 dev_err(mcbsp->dev, "McBSP%d was not reserved\n", mcbsp->id);
849         else
850                 mcbsp->free = 1;
851         mcbsp->reg_cache = NULL;
852         spin_unlock(&mcbsp->lock);
853
854         if (reg_cache)
855                 kfree(reg_cache);
856 }
857 EXPORT_SYMBOL(omap_mcbsp_free);
858
859 /*
860  * Here we start the McBSP, by enabling transmitter, receiver or both.
861  * If no transmitter or receiver is active prior calling, then sample-rate
862  * generator and frame sync are started.
863  */
864 void omap_mcbsp_start(unsigned int id, int tx, int rx)
865 {
866         struct omap_mcbsp *mcbsp;
867         int idle;
868         u16 w;
869
870         if (!omap_mcbsp_check_valid_id(id)) {
871                 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
872                 return;
873         }
874         mcbsp = id_to_mcbsp_ptr(id);
875
876         if (cpu_is_omap34xx())
877                 omap_st_start(mcbsp);
878
879         mcbsp->rx_word_length = (MCBSP_READ_CACHE(mcbsp, RCR1) >> 5) & 0x7;
880         mcbsp->tx_word_length = (MCBSP_READ_CACHE(mcbsp, XCR1) >> 5) & 0x7;
881
882         idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
883                         MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
884
885         if (idle) {
886                 /* Start the sample generator */
887                 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
888                 MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 6));
889         }
890
891         /* Enable transmitter and receiver */
892         tx &= 1;
893         w = MCBSP_READ_CACHE(mcbsp, SPCR2);
894         MCBSP_WRITE(mcbsp, SPCR2, w | tx);
895
896         rx &= 1;
897         w = MCBSP_READ_CACHE(mcbsp, SPCR1);
898         MCBSP_WRITE(mcbsp, SPCR1, w | rx);
899
900         /*
901          * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
902          * REVISIT: 100us may give enough time for two CLKSRG, however
903          * due to some unknown PM related, clock gating etc. reason it
904          * is now at 500us.
905          */
906         udelay(500);
907
908         if (idle) {
909                 /* Start frame sync */
910                 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
911                 MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 7));
912         }
913
914         if (cpu_is_omap2430() || cpu_is_omap34xx()) {
915                 /* Release the transmitter and receiver */
916                 w = MCBSP_READ_CACHE(mcbsp, XCCR);
917                 w &= ~(tx ? XDISABLE : 0);
918                 MCBSP_WRITE(mcbsp, XCCR, w);
919                 w = MCBSP_READ_CACHE(mcbsp, RCCR);
920                 w &= ~(rx ? RDISABLE : 0);
921                 MCBSP_WRITE(mcbsp, RCCR, w);
922         }
923
924         /* Dump McBSP Regs */
925         omap_mcbsp_dump_reg(id);
926 }
927 EXPORT_SYMBOL(omap_mcbsp_start);
928
929 void omap_mcbsp_stop(unsigned int id, int tx, int rx)
930 {
931         struct omap_mcbsp *mcbsp;
932         int idle;
933         u16 w;
934
935         if (!omap_mcbsp_check_valid_id(id)) {
936                 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
937                 return;
938         }
939
940         mcbsp = id_to_mcbsp_ptr(id);
941
942         /* Reset transmitter */
943         tx &= 1;
944         if (cpu_is_omap2430() || cpu_is_omap34xx()) {
945                 w = MCBSP_READ_CACHE(mcbsp, XCCR);
946                 w |= (tx ? XDISABLE : 0);
947                 MCBSP_WRITE(mcbsp, XCCR, w);
948         }
949         w = MCBSP_READ_CACHE(mcbsp, SPCR2);
950         MCBSP_WRITE(mcbsp, SPCR2, w & ~tx);
951
952         /* Reset receiver */
953         rx &= 1;
954         if (cpu_is_omap2430() || cpu_is_omap34xx()) {
955                 w = MCBSP_READ_CACHE(mcbsp, RCCR);
956                 w |= (rx ? RDISABLE : 0);
957                 MCBSP_WRITE(mcbsp, RCCR, w);
958         }
959         w = MCBSP_READ_CACHE(mcbsp, SPCR1);
960         MCBSP_WRITE(mcbsp, SPCR1, w & ~rx);
961
962         idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
963                         MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
964
965         if (idle) {
966                 /* Reset the sample rate generator */
967                 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
968                 MCBSP_WRITE(mcbsp, SPCR2, w & ~(1 << 6));
969         }
970
971         if (cpu_is_omap34xx())
972                 omap_st_stop(mcbsp);
973 }
974 EXPORT_SYMBOL(omap_mcbsp_stop);
975
976 /* polled mcbsp i/o operations */
977 int omap_mcbsp_pollwrite(unsigned int id, u16 buf)
978 {
979         struct omap_mcbsp *mcbsp;
980
981         if (!omap_mcbsp_check_valid_id(id)) {
982                 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
983                 return -ENODEV;
984         }
985
986         mcbsp = id_to_mcbsp_ptr(id);
987
988         MCBSP_WRITE(mcbsp, DXR1, buf);
989         /* if frame sync error - clear the error */
990         if (MCBSP_READ(mcbsp, SPCR2) & XSYNC_ERR) {
991                 /* clear error */
992                 MCBSP_WRITE(mcbsp, SPCR2,
993                                 MCBSP_READ_CACHE(mcbsp, SPCR2) & (~XSYNC_ERR));
994                 /* resend */
995                 return -1;
996         } else {
997                 /* wait for transmit confirmation */
998                 int attemps = 0;
999                 while (!(MCBSP_READ(mcbsp, SPCR2) & XRDY)) {
1000                         if (attemps++ > 1000) {
1001                                 MCBSP_WRITE(mcbsp, SPCR2,
1002                                                 MCBSP_READ_CACHE(mcbsp, SPCR2) &
1003                                                 (~XRST));
1004                                 udelay(10);
1005                                 MCBSP_WRITE(mcbsp, SPCR2,
1006                                                 MCBSP_READ_CACHE(mcbsp, SPCR2) |
1007                                                 (XRST));
1008                                 udelay(10);
1009                                 dev_err(mcbsp->dev, "Could not write to"
1010                                         " McBSP%d Register\n", mcbsp->id);
1011                                 return -2;
1012                         }
1013                 }
1014         }
1015
1016         return 0;
1017 }
1018 EXPORT_SYMBOL(omap_mcbsp_pollwrite);
1019
1020 int omap_mcbsp_pollread(unsigned int id, u16 *buf)
1021 {
1022         struct omap_mcbsp *mcbsp;
1023
1024         if (!omap_mcbsp_check_valid_id(id)) {
1025                 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
1026                 return -ENODEV;
1027         }
1028         mcbsp = id_to_mcbsp_ptr(id);
1029
1030         /* if frame sync error - clear the error */
1031         if (MCBSP_READ(mcbsp, SPCR1) & RSYNC_ERR) {
1032                 /* clear error */
1033                 MCBSP_WRITE(mcbsp, SPCR1,
1034                                 MCBSP_READ_CACHE(mcbsp, SPCR1) & (~RSYNC_ERR));
1035                 /* resend */
1036                 return -1;
1037         } else {
1038                 /* wait for recieve confirmation */
1039                 int attemps = 0;
1040                 while (!(MCBSP_READ(mcbsp, SPCR1) & RRDY)) {
1041                         if (attemps++ > 1000) {
1042                                 MCBSP_WRITE(mcbsp, SPCR1,
1043                                                 MCBSP_READ_CACHE(mcbsp, SPCR1) &
1044                                                 (~RRST));
1045                                 udelay(10);
1046                                 MCBSP_WRITE(mcbsp, SPCR1,
1047                                                 MCBSP_READ_CACHE(mcbsp, SPCR1) |
1048                                                 (RRST));
1049                                 udelay(10);
1050                                 dev_err(mcbsp->dev, "Could not read from"
1051                                         " McBSP%d Register\n", mcbsp->id);
1052                                 return -2;
1053                         }
1054                 }
1055         }
1056         *buf = MCBSP_READ(mcbsp, DRR1);
1057
1058         return 0;
1059 }
1060 EXPORT_SYMBOL(omap_mcbsp_pollread);
1061
1062 /*
1063  * IRQ based word transmission.
1064  */
1065 void omap_mcbsp_xmit_word(unsigned int id, u32 word)
1066 {
1067         struct omap_mcbsp *mcbsp;
1068         omap_mcbsp_word_length word_length;
1069
1070         if (!omap_mcbsp_check_valid_id(id)) {
1071                 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
1072                 return;
1073         }
1074
1075         mcbsp = id_to_mcbsp_ptr(id);
1076         word_length = mcbsp->tx_word_length;
1077
1078         wait_for_completion(&mcbsp->tx_irq_completion);
1079
1080         if (word_length > OMAP_MCBSP_WORD_16)
1081                 MCBSP_WRITE(mcbsp, DXR2, word >> 16);
1082         MCBSP_WRITE(mcbsp, DXR1, word & 0xffff);
1083 }
1084 EXPORT_SYMBOL(omap_mcbsp_xmit_word);
1085
1086 u32 omap_mcbsp_recv_word(unsigned int id)
1087 {
1088         struct omap_mcbsp *mcbsp;
1089         u16 word_lsb, word_msb = 0;
1090         omap_mcbsp_word_length word_length;
1091
1092         if (!omap_mcbsp_check_valid_id(id)) {
1093                 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
1094                 return -ENODEV;
1095         }
1096         mcbsp = id_to_mcbsp_ptr(id);
1097
1098         word_length = mcbsp->rx_word_length;
1099
1100         wait_for_completion(&mcbsp->rx_irq_completion);
1101
1102         if (word_length > OMAP_MCBSP_WORD_16)
1103                 word_msb = MCBSP_READ(mcbsp, DRR2);
1104         word_lsb = MCBSP_READ(mcbsp, DRR1);
1105
1106         return (word_lsb | (word_msb << 16));
1107 }
1108 EXPORT_SYMBOL(omap_mcbsp_recv_word);
1109
1110 int omap_mcbsp_spi_master_xmit_word_poll(unsigned int id, u32 word)
1111 {
1112         struct omap_mcbsp *mcbsp;
1113         omap_mcbsp_word_length tx_word_length;
1114         omap_mcbsp_word_length rx_word_length;
1115         u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
1116
1117         if (!omap_mcbsp_check_valid_id(id)) {
1118                 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
1119                 return -ENODEV;
1120         }
1121         mcbsp = id_to_mcbsp_ptr(id);
1122         tx_word_length = mcbsp->tx_word_length;
1123         rx_word_length = mcbsp->rx_word_length;
1124
1125         if (tx_word_length != rx_word_length)
1126                 return -EINVAL;
1127
1128         /* First we wait for the transmitter to be ready */
1129         spcr2 = MCBSP_READ(mcbsp, SPCR2);
1130         while (!(spcr2 & XRDY)) {
1131                 spcr2 = MCBSP_READ(mcbsp, SPCR2);
1132                 if (attempts++ > 1000) {
1133                         /* We must reset the transmitter */
1134                         MCBSP_WRITE(mcbsp, SPCR2,
1135                                     MCBSP_READ_CACHE(mcbsp, SPCR2) & (~XRST));
1136                         udelay(10);
1137                         MCBSP_WRITE(mcbsp, SPCR2,
1138                                     MCBSP_READ_CACHE(mcbsp, SPCR2) | XRST);
1139                         udelay(10);
1140                         dev_err(mcbsp->dev, "McBSP%d transmitter not "
1141                                 "ready\n", mcbsp->id);
1142                         return -EAGAIN;
1143                 }
1144         }
1145
1146         /* Now we can push the data */
1147         if (tx_word_length > OMAP_MCBSP_WORD_16)
1148                 MCBSP_WRITE(mcbsp, DXR2, word >> 16);
1149         MCBSP_WRITE(mcbsp, DXR1, word & 0xffff);
1150
1151         /* We wait for the receiver to be ready */
1152         spcr1 = MCBSP_READ(mcbsp, SPCR1);
1153         while (!(spcr1 & RRDY)) {
1154                 spcr1 = MCBSP_READ(mcbsp, SPCR1);
1155                 if (attempts++ > 1000) {
1156                         /* We must reset the receiver */
1157                         MCBSP_WRITE(mcbsp, SPCR1,
1158                                     MCBSP_READ_CACHE(mcbsp, SPCR1) & (~RRST));
1159                         udelay(10);
1160                         MCBSP_WRITE(mcbsp, SPCR1,
1161                                     MCBSP_READ_CACHE(mcbsp, SPCR1) | RRST);
1162                         udelay(10);
1163                         dev_err(mcbsp->dev, "McBSP%d receiver not "
1164                                 "ready\n", mcbsp->id);
1165                         return -EAGAIN;
1166                 }
1167         }
1168
1169         /* Receiver is ready, let's read the dummy data */
1170         if (rx_word_length > OMAP_MCBSP_WORD_16)
1171                 word_msb = MCBSP_READ(mcbsp, DRR2);
1172         word_lsb = MCBSP_READ(mcbsp, DRR1);
1173
1174         return 0;
1175 }
1176 EXPORT_SYMBOL(omap_mcbsp_spi_master_xmit_word_poll);
1177
1178 int omap_mcbsp_spi_master_recv_word_poll(unsigned int id, u32 *word)
1179 {
1180         struct omap_mcbsp *mcbsp;
1181         u32 clock_word = 0;
1182         omap_mcbsp_word_length tx_word_length;
1183         omap_mcbsp_word_length rx_word_length;
1184         u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
1185
1186         if (!omap_mcbsp_check_valid_id(id)) {
1187                 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
1188                 return -ENODEV;
1189         }
1190
1191         mcbsp = id_to_mcbsp_ptr(id);
1192
1193         tx_word_length = mcbsp->tx_word_length;
1194         rx_word_length = mcbsp->rx_word_length;
1195
1196         if (tx_word_length != rx_word_length)
1197                 return -EINVAL;
1198
1199         /* First we wait for the transmitter to be ready */
1200         spcr2 = MCBSP_READ(mcbsp, SPCR2);
1201         while (!(spcr2 & XRDY)) {
1202                 spcr2 = MCBSP_READ(mcbsp, SPCR2);
1203                 if (attempts++ > 1000) {
1204                         /* We must reset the transmitter */
1205                         MCBSP_WRITE(mcbsp, SPCR2,
1206                                     MCBSP_READ_CACHE(mcbsp, SPCR2) & (~XRST));
1207                         udelay(10);
1208                         MCBSP_WRITE(mcbsp, SPCR2,
1209                                     MCBSP_READ_CACHE(mcbsp, SPCR2) | XRST);
1210                         udelay(10);
1211                         dev_err(mcbsp->dev, "McBSP%d transmitter not "
1212                                 "ready\n", mcbsp->id);
1213                         return -EAGAIN;
1214                 }
1215         }
1216
1217         /* We first need to enable the bus clock */
1218         if (tx_word_length > OMAP_MCBSP_WORD_16)
1219                 MCBSP_WRITE(mcbsp, DXR2, clock_word >> 16);
1220         MCBSP_WRITE(mcbsp, DXR1, clock_word & 0xffff);
1221
1222         /* We wait for the receiver to be ready */
1223         spcr1 = MCBSP_READ(mcbsp, SPCR1);
1224         while (!(spcr1 & RRDY)) {
1225                 spcr1 = MCBSP_READ(mcbsp, SPCR1);
1226                 if (attempts++ > 1000) {
1227                         /* We must reset the receiver */
1228                         MCBSP_WRITE(mcbsp, SPCR1,
1229                                     MCBSP_READ_CACHE(mcbsp, SPCR1) & (~RRST));
1230                         udelay(10);
1231                         MCBSP_WRITE(mcbsp, SPCR1,
1232                                     MCBSP_READ_CACHE(mcbsp, SPCR1) | RRST);
1233                         udelay(10);
1234                         dev_err(mcbsp->dev, "McBSP%d receiver not "
1235                                 "ready\n", mcbsp->id);
1236                         return -EAGAIN;
1237                 }
1238         }
1239
1240         /* Receiver is ready, there is something for us */
1241         if (rx_word_length > OMAP_MCBSP_WORD_16)
1242                 word_msb = MCBSP_READ(mcbsp, DRR2);
1243         word_lsb = MCBSP_READ(mcbsp, DRR1);
1244
1245         word[0] = (word_lsb | (word_msb << 16));
1246
1247         return 0;
1248 }
1249 EXPORT_SYMBOL(omap_mcbsp_spi_master_recv_word_poll);
1250
1251 /*
1252  * Simple DMA based buffer rx/tx routines.
1253  * Nothing fancy, just a single buffer tx/rx through DMA.
1254  * The DMA resources are released once the transfer is done.
1255  * For anything fancier, you should use your own customized DMA
1256  * routines and callbacks.
1257  */
1258 int omap_mcbsp_xmit_buffer(unsigned int id, dma_addr_t buffer,
1259                                 unsigned int length)
1260 {
1261         struct omap_mcbsp *mcbsp;
1262         int dma_tx_ch;
1263         int src_port = 0;
1264         int dest_port = 0;
1265         int sync_dev = 0;
1266
1267         if (!omap_mcbsp_check_valid_id(id)) {
1268                 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
1269                 return -ENODEV;
1270         }
1271         mcbsp = id_to_mcbsp_ptr(id);
1272
1273         if (omap_request_dma(mcbsp->dma_tx_sync, "McBSP TX",
1274                                 omap_mcbsp_tx_dma_callback,
1275                                 mcbsp,
1276                                 &dma_tx_ch)) {
1277                 dev_err(mcbsp->dev, " Unable to request DMA channel for "
1278                                 "McBSP%d TX. Trying IRQ based TX\n",
1279                                 mcbsp->id);
1280                 return -EAGAIN;
1281         }
1282         mcbsp->dma_tx_lch = dma_tx_ch;
1283
1284         dev_err(mcbsp->dev, "McBSP%d TX DMA on channel %d\n", mcbsp->id,
1285                 dma_tx_ch);
1286
1287         init_completion(&mcbsp->tx_dma_completion);
1288
1289         if (cpu_class_is_omap1()) {
1290                 src_port = OMAP_DMA_PORT_TIPB;
1291                 dest_port = OMAP_DMA_PORT_EMIFF;
1292         }
1293         if (cpu_class_is_omap2())
1294                 sync_dev = mcbsp->dma_tx_sync;
1295
1296         omap_set_dma_transfer_params(mcbsp->dma_tx_lch,
1297                                      OMAP_DMA_DATA_TYPE_S16,
1298                                      length >> 1, 1,
1299                                      OMAP_DMA_SYNC_ELEMENT,
1300          sync_dev, 0);
1301
1302         omap_set_dma_dest_params(mcbsp->dma_tx_lch,
1303                                  src_port,
1304                                  OMAP_DMA_AMODE_CONSTANT,
1305                                  mcbsp->phys_base + OMAP_MCBSP_REG_DXR1,
1306                                  0, 0);
1307
1308         omap_set_dma_src_params(mcbsp->dma_tx_lch,
1309                                 dest_port,
1310                                 OMAP_DMA_AMODE_POST_INC,
1311                                 buffer,
1312                                 0, 0);
1313
1314         omap_start_dma(mcbsp->dma_tx_lch);
1315         wait_for_completion(&mcbsp->tx_dma_completion);
1316
1317         return 0;
1318 }
1319 EXPORT_SYMBOL(omap_mcbsp_xmit_buffer);
1320
1321 int omap_mcbsp_recv_buffer(unsigned int id, dma_addr_t buffer,
1322                                 unsigned int length)
1323 {
1324         struct omap_mcbsp *mcbsp;
1325         int dma_rx_ch;
1326         int src_port = 0;
1327         int dest_port = 0;
1328         int sync_dev = 0;
1329
1330         if (!omap_mcbsp_check_valid_id(id)) {
1331                 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
1332                 return -ENODEV;
1333         }
1334         mcbsp = id_to_mcbsp_ptr(id);
1335
1336         if (omap_request_dma(mcbsp->dma_rx_sync, "McBSP RX",
1337                                 omap_mcbsp_rx_dma_callback,
1338                                 mcbsp,
1339                                 &dma_rx_ch)) {
1340                 dev_err(mcbsp->dev, "Unable to request DMA channel for "
1341                                 "McBSP%d RX. Trying IRQ based RX\n",
1342                                 mcbsp->id);
1343                 return -EAGAIN;
1344         }
1345         mcbsp->dma_rx_lch = dma_rx_ch;
1346
1347         dev_err(mcbsp->dev, "McBSP%d RX DMA on channel %d\n", mcbsp->id,
1348                 dma_rx_ch);
1349
1350         init_completion(&mcbsp->rx_dma_completion);
1351
1352         if (cpu_class_is_omap1()) {
1353                 src_port = OMAP_DMA_PORT_TIPB;
1354                 dest_port = OMAP_DMA_PORT_EMIFF;
1355         }
1356         if (cpu_class_is_omap2())
1357                 sync_dev = mcbsp->dma_rx_sync;
1358
1359         omap_set_dma_transfer_params(mcbsp->dma_rx_lch,
1360                                         OMAP_DMA_DATA_TYPE_S16,
1361                                         length >> 1, 1,
1362                                         OMAP_DMA_SYNC_ELEMENT,
1363                                         sync_dev, 0);
1364
1365         omap_set_dma_src_params(mcbsp->dma_rx_lch,
1366                                 src_port,
1367                                 OMAP_DMA_AMODE_CONSTANT,
1368                                 mcbsp->phys_base + OMAP_MCBSP_REG_DRR1,
1369                                 0, 0);
1370
1371         omap_set_dma_dest_params(mcbsp->dma_rx_lch,
1372                                         dest_port,
1373                                         OMAP_DMA_AMODE_POST_INC,
1374                                         buffer,
1375                                         0, 0);
1376
1377         omap_start_dma(mcbsp->dma_rx_lch);
1378         wait_for_completion(&mcbsp->rx_dma_completion);
1379
1380         return 0;
1381 }
1382 EXPORT_SYMBOL(omap_mcbsp_recv_buffer);
1383
1384 /*
1385  * SPI wrapper.
1386  * Since SPI setup is much simpler than the generic McBSP one,
1387  * this wrapper just need an omap_mcbsp_spi_cfg structure as an input.
1388  * Once this is done, you can call omap_mcbsp_start().
1389  */
1390 void omap_mcbsp_set_spi_mode(unsigned int id,
1391                                 const struct omap_mcbsp_spi_cfg *spi_cfg)
1392 {
1393         struct omap_mcbsp *mcbsp;
1394         struct omap_mcbsp_reg_cfg mcbsp_cfg;
1395
1396         if (!omap_mcbsp_check_valid_id(id)) {
1397                 printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
1398                 return;
1399         }
1400         mcbsp = id_to_mcbsp_ptr(id);
1401
1402         memset(&mcbsp_cfg, 0, sizeof(struct omap_mcbsp_reg_cfg));
1403
1404         /* SPI has only one frame */
1405         mcbsp_cfg.rcr1 |= (RWDLEN1(spi_cfg->word_length) | RFRLEN1(0));
1406         mcbsp_cfg.xcr1 |= (XWDLEN1(spi_cfg->word_length) | XFRLEN1(0));
1407
1408         /* Clock stop mode */
1409         if (spi_cfg->clk_stp_mode == OMAP_MCBSP_CLK_STP_MODE_NO_DELAY)
1410                 mcbsp_cfg.spcr1 |= (1 << 12);
1411         else
1412                 mcbsp_cfg.spcr1 |= (3 << 11);
1413
1414         /* Set clock parities */
1415         if (spi_cfg->rx_clock_polarity == OMAP_MCBSP_CLK_RISING)
1416                 mcbsp_cfg.pcr0 |= CLKRP;
1417         else
1418                 mcbsp_cfg.pcr0 &= ~CLKRP;
1419
1420         if (spi_cfg->tx_clock_polarity == OMAP_MCBSP_CLK_RISING)
1421                 mcbsp_cfg.pcr0 &= ~CLKXP;
1422         else
1423                 mcbsp_cfg.pcr0 |= CLKXP;
1424
1425         /* Set SCLKME to 0 and CLKSM to 1 */
1426         mcbsp_cfg.pcr0 &= ~SCLKME;
1427         mcbsp_cfg.srgr2 |= CLKSM;
1428
1429         /* Set FSXP */
1430         if (spi_cfg->fsx_polarity == OMAP_MCBSP_FS_ACTIVE_HIGH)
1431                 mcbsp_cfg.pcr0 &= ~FSXP;
1432         else
1433                 mcbsp_cfg.pcr0 |= FSXP;
1434
1435         if (spi_cfg->spi_mode == OMAP_MCBSP_SPI_MASTER) {
1436                 mcbsp_cfg.pcr0 |= CLKXM;
1437                 mcbsp_cfg.srgr1 |= CLKGDV(spi_cfg->clk_div - 1);
1438                 mcbsp_cfg.pcr0 |= FSXM;
1439                 mcbsp_cfg.srgr2 &= ~FSGM;
1440                 mcbsp_cfg.xcr2 |= XDATDLY(1);
1441                 mcbsp_cfg.rcr2 |= RDATDLY(1);
1442         } else {
1443                 mcbsp_cfg.pcr0 &= ~CLKXM;
1444                 mcbsp_cfg.srgr1 |= CLKGDV(1);
1445                 mcbsp_cfg.pcr0 &= ~FSXM;
1446                 mcbsp_cfg.xcr2 &= ~XDATDLY(3);
1447                 mcbsp_cfg.rcr2 &= ~RDATDLY(3);
1448         }
1449
1450         mcbsp_cfg.xcr2 &= ~XPHASE;
1451         mcbsp_cfg.rcr2 &= ~RPHASE;
1452
1453         omap_mcbsp_config(id, &mcbsp_cfg);
1454 }
1455 EXPORT_SYMBOL(omap_mcbsp_set_spi_mode);
1456
1457 #ifdef CONFIG_ARCH_OMAP3
1458 #define max_thres(m)                    (mcbsp->pdata->buffer_size)
1459 #define valid_threshold(m, val)         ((val) <= max_thres(m))
1460 #define THRESHOLD_PROP_BUILDER(prop)                                    \
1461 static ssize_t prop##_show(struct device *dev,                          \
1462                         struct device_attribute *attr, char *buf)       \
1463 {                                                                       \
1464         struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);                \
1465                                                                         \
1466         return sprintf(buf, "%u\n", mcbsp->prop);                       \
1467 }                                                                       \
1468                                                                         \
1469 static ssize_t prop##_store(struct device *dev,                         \
1470                                 struct device_attribute *attr,          \
1471                                 const char *buf, size_t size)           \
1472 {                                                                       \
1473         struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);                \
1474         unsigned long val;                                              \
1475         int status;                                                     \
1476                                                                         \
1477         status = strict_strtoul(buf, 0, &val);                          \
1478         if (status)                                                     \
1479                 return status;                                          \
1480                                                                         \
1481         if (!valid_threshold(mcbsp, val))                               \
1482                 return -EDOM;                                           \
1483                                                                         \
1484         mcbsp->prop = val;                                              \
1485         return size;                                                    \
1486 }                                                                       \
1487                                                                         \
1488 static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);
1489
1490 THRESHOLD_PROP_BUILDER(max_tx_thres);
1491 THRESHOLD_PROP_BUILDER(max_rx_thres);
1492
1493 static const char *dma_op_modes[] = {
1494         "element", "threshold", "frame",
1495 };
1496
1497 static ssize_t dma_op_mode_show(struct device *dev,
1498                         struct device_attribute *attr, char *buf)
1499 {
1500         struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
1501         int dma_op_mode, i = 0;
1502         ssize_t len = 0;
1503         const char * const *s;
1504
1505         dma_op_mode = mcbsp->dma_op_mode;
1506
1507         for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
1508                 if (dma_op_mode == i)
1509                         len += sprintf(buf + len, "[%s] ", *s);
1510                 else
1511                         len += sprintf(buf + len, "%s ", *s);
1512         }
1513         len += sprintf(buf + len, "\n");
1514
1515         return len;
1516 }
1517
1518 static ssize_t dma_op_mode_store(struct device *dev,
1519                                 struct device_attribute *attr,
1520                                 const char *buf, size_t size)
1521 {
1522         struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
1523         const char * const *s;
1524         int i = 0;
1525
1526         for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++)
1527                 if (sysfs_streq(buf, *s))
1528                         break;
1529
1530         if (i == ARRAY_SIZE(dma_op_modes))
1531                 return -EINVAL;
1532
1533         spin_lock_irq(&mcbsp->lock);
1534         if (!mcbsp->free) {
1535                 size = -EBUSY;
1536                 goto unlock;
1537         }
1538         mcbsp->dma_op_mode = i;
1539
1540 unlock:
1541         spin_unlock_irq(&mcbsp->lock);
1542
1543         return size;
1544 }
1545
1546 static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);
1547
1548 static ssize_t st_taps_show(struct device *dev,
1549                             struct device_attribute *attr, char *buf)
1550 {
1551         struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
1552         struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
1553         ssize_t status = 0;
1554         int i;
1555
1556         spin_lock_irq(&mcbsp->lock);
1557         for (i = 0; i < st_data->nr_taps; i++)
1558                 status += sprintf(&buf[status], (i ? ", %d" : "%d"),
1559                                   st_data->taps[i]);
1560         if (i)
1561                 status += sprintf(&buf[status], "\n");
1562         spin_unlock_irq(&mcbsp->lock);
1563
1564         return status;
1565 }
1566
1567 static ssize_t st_taps_store(struct device *dev,
1568                              struct device_attribute *attr,
1569                              const char *buf, size_t size)
1570 {
1571         struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
1572         struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
1573         int val, tmp, status, i = 0;
1574
1575         spin_lock_irq(&mcbsp->lock);
1576         memset(st_data->taps, 0, sizeof(st_data->taps));
1577         st_data->nr_taps = 0;
1578
1579         do {
1580                 status = sscanf(buf, "%d%n", &val, &tmp);
1581                 if (status < 0 || status == 0) {
1582                         size = -EINVAL;
1583                         goto out;
1584                 }
1585                 if (val < -32768 || val > 32767) {
1586                         size = -EINVAL;
1587                         goto out;
1588                 }
1589                 st_data->taps[i++] = val;
1590                 buf += tmp;
1591                 if (*buf != ',')
1592                         break;
1593                 buf++;
1594         } while (1);
1595
1596         st_data->nr_taps = i;
1597
1598 out:
1599         spin_unlock_irq(&mcbsp->lock);
1600
1601         return size;
1602 }
1603
1604 static DEVICE_ATTR(st_taps, 0644, st_taps_show, st_taps_store);
1605
1606 static const struct attribute *additional_attrs[] = {
1607         &dev_attr_max_tx_thres.attr,
1608         &dev_attr_max_rx_thres.attr,
1609         &dev_attr_dma_op_mode.attr,
1610         NULL,
1611 };
1612
1613 static const struct attribute_group additional_attr_group = {
1614         .attrs = (struct attribute **)additional_attrs,
1615 };
1616
1617 static inline int __devinit omap_additional_add(struct device *dev)
1618 {
1619         return sysfs_create_group(&dev->kobj, &additional_attr_group);
1620 }
1621
1622 static inline void __devexit omap_additional_remove(struct device *dev)
1623 {
1624         sysfs_remove_group(&dev->kobj, &additional_attr_group);
1625 }
1626
1627 static const struct attribute *sidetone_attrs[] = {
1628         &dev_attr_st_taps.attr,
1629         NULL,
1630 };
1631
1632 static const struct attribute_group sidetone_attr_group = {
1633         .attrs = (struct attribute **)sidetone_attrs,
1634 };
1635
1636 int __devinit omap_st_add(struct omap_mcbsp *mcbsp)
1637 {
1638         struct omap_mcbsp_platform_data *pdata = mcbsp->pdata;
1639         struct omap_mcbsp_st_data *st_data;
1640         int err;
1641
1642         st_data = kzalloc(sizeof(*mcbsp->st_data), GFP_KERNEL);
1643         if (!st_data) {
1644                 err = -ENOMEM;
1645                 goto err1;
1646         }
1647
1648         st_data->io_base_st = ioremap(pdata->phys_base_st, SZ_4K);
1649         if (!st_data->io_base_st) {
1650                 err = -ENOMEM;
1651                 goto err2;
1652         }
1653
1654         err = sysfs_create_group(&mcbsp->dev->kobj, &sidetone_attr_group);
1655         if (err)
1656                 goto err3;
1657
1658         mcbsp->st_data = st_data;
1659         return 0;
1660
1661 err3:
1662         iounmap(st_data->io_base_st);
1663 err2:
1664         kfree(st_data);
1665 err1:
1666         return err;
1667
1668 }
1669
1670 static void __devexit omap_st_remove(struct omap_mcbsp *mcbsp)
1671 {
1672         struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
1673
1674         if (st_data) {
1675                 sysfs_remove_group(&mcbsp->dev->kobj, &sidetone_attr_group);
1676                 iounmap(st_data->io_base_st);
1677                 kfree(st_data);
1678         }
1679 }
1680
1681 static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp)
1682 {
1683         mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
1684         if (cpu_is_omap34xx()) {
1685                 mcbsp->max_tx_thres = max_thres(mcbsp);
1686                 mcbsp->max_rx_thres = max_thres(mcbsp);
1687                 /*
1688                  * REVISIT: Set dmap_op_mode to THRESHOLD as default
1689                  * for mcbsp2 instances.
1690                  */
1691                 if (omap_additional_add(mcbsp->dev))
1692                         dev_warn(mcbsp->dev,
1693                                 "Unable to create additional controls\n");
1694
1695                 if (mcbsp->id == 2 || mcbsp->id == 3)
1696                         if (omap_st_add(mcbsp))
1697                                 dev_warn(mcbsp->dev,
1698                                  "Unable to create sidetone controls\n");
1699
1700         } else {
1701                 mcbsp->max_tx_thres = -EINVAL;
1702                 mcbsp->max_rx_thres = -EINVAL;
1703         }
1704 }
1705
1706 static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp)
1707 {
1708         if (cpu_is_omap34xx()) {
1709                 omap_additional_remove(mcbsp->dev);
1710
1711                 if (mcbsp->id == 2 || mcbsp->id == 3)
1712                         omap_st_remove(mcbsp);
1713         }
1714 }
1715 #else
1716 static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp) {}
1717 static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp) {}
1718 #endif /* CONFIG_ARCH_OMAP3 */
1719
1720 /*
1721  * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
1722  * 730 has only 2 McBSP, and both of them are MPU peripherals.
1723  */
1724 static int __devinit omap_mcbsp_probe(struct platform_device *pdev)
1725 {
1726         struct omap_mcbsp_platform_data *pdata = pdev->dev.platform_data;
1727         struct omap_mcbsp *mcbsp;
1728         int id = pdev->id - 1;
1729         int ret = 0;
1730
1731         if (!pdata) {
1732                 dev_err(&pdev->dev, "McBSP device initialized without"
1733                                 "platform data\n");
1734                 ret = -EINVAL;
1735                 goto exit;
1736         }
1737
1738         dev_dbg(&pdev->dev, "Initializing OMAP McBSP (%d).\n", pdev->id);
1739
1740         if (id >= omap_mcbsp_count) {
1741                 dev_err(&pdev->dev, "Invalid McBSP device id (%d)\n", id);
1742                 ret = -EINVAL;
1743                 goto exit;
1744         }
1745
1746         mcbsp = kzalloc(sizeof(struct omap_mcbsp), GFP_KERNEL);
1747         if (!mcbsp) {
1748                 ret = -ENOMEM;
1749                 goto exit;
1750         }
1751
1752         spin_lock_init(&mcbsp->lock);
1753         mcbsp->id = id + 1;
1754         mcbsp->free = 1;
1755         mcbsp->dma_tx_lch = -1;
1756         mcbsp->dma_rx_lch = -1;
1757
1758         mcbsp->phys_base = pdata->phys_base;
1759         mcbsp->io_base = ioremap(pdata->phys_base, SZ_4K);
1760         if (!mcbsp->io_base) {
1761                 ret = -ENOMEM;
1762                 goto err_ioremap;
1763         }
1764
1765         /* Default I/O is IRQ based */
1766         mcbsp->io_type = OMAP_MCBSP_IRQ_IO;
1767         mcbsp->tx_irq = pdata->tx_irq;
1768         mcbsp->rx_irq = pdata->rx_irq;
1769         mcbsp->dma_rx_sync = pdata->dma_rx_sync;
1770         mcbsp->dma_tx_sync = pdata->dma_tx_sync;
1771
1772         mcbsp->iclk = clk_get(&pdev->dev, "ick");
1773         if (IS_ERR(mcbsp->iclk)) {
1774                 ret = PTR_ERR(mcbsp->iclk);
1775                 dev_err(&pdev->dev, "unable to get ick: %d\n", ret);
1776                 goto err_iclk;
1777         }
1778
1779         mcbsp->fclk = clk_get(&pdev->dev, "fck");
1780         if (IS_ERR(mcbsp->fclk)) {
1781                 ret = PTR_ERR(mcbsp->fclk);
1782                 dev_err(&pdev->dev, "unable to get fck: %d\n", ret);
1783                 goto err_fclk;
1784         }
1785
1786         mcbsp->pdata = pdata;
1787         mcbsp->dev = &pdev->dev;
1788         mcbsp_ptr[id] = mcbsp;
1789         platform_set_drvdata(pdev, mcbsp);
1790
1791         /* Initialize mcbsp properties for OMAP34XX if needed / applicable */
1792         omap34xx_device_init(mcbsp);
1793
1794         return 0;
1795
1796 err_fclk:
1797         clk_put(mcbsp->iclk);
1798 err_iclk:
1799         iounmap(mcbsp->io_base);
1800 err_ioremap:
1801         kfree(mcbsp);
1802 exit:
1803         return ret;
1804 }
1805
1806 static int __devexit omap_mcbsp_remove(struct platform_device *pdev)
1807 {
1808         struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
1809
1810         platform_set_drvdata(pdev, NULL);
1811         if (mcbsp) {
1812
1813                 if (mcbsp->pdata && mcbsp->pdata->ops &&
1814                                 mcbsp->pdata->ops->free)
1815                         mcbsp->pdata->ops->free(mcbsp->id);
1816
1817                 omap34xx_device_exit(mcbsp);
1818
1819                 clk_disable(mcbsp->fclk);
1820                 clk_disable(mcbsp->iclk);
1821                 clk_put(mcbsp->fclk);
1822                 clk_put(mcbsp->iclk);
1823
1824                 iounmap(mcbsp->io_base);
1825
1826                 mcbsp->fclk = NULL;
1827                 mcbsp->iclk = NULL;
1828                 mcbsp->free = 0;
1829                 mcbsp->dev = NULL;
1830         }
1831
1832         return 0;
1833 }
1834
1835 static struct platform_driver omap_mcbsp_driver = {
1836         .probe          = omap_mcbsp_probe,
1837         .remove         = __devexit_p(omap_mcbsp_remove),
1838         .driver         = {
1839                 .name   = "omap-mcbsp",
1840         },
1841 };
1842
1843 int __init omap_mcbsp_init(void)
1844 {
1845         /* Register the McBSP driver */
1846         return platform_driver_register(&omap_mcbsp_driver);
1847 }