arm: msm: smd: checkpatch clean up of smd/proc_comm
[safe/jmp/linux-2.6] / arch / arm / mach-msm / proc_comm.h
1 /* arch/arm/mach-msm/proc_comm.h
2  *
3  * Copyright (c) 2007 QUALCOMM Incorporated
4  *
5  * This software is licensed under the terms of the GNU General Public
6  * License version 2, as published by the Free Software Foundation, and
7  * may be copied, distributed, and modified under those terms.
8  *
9  * This program is distributed in the hope that it will be useful,
10  * but WITHOUT ANY WARRANTY; without even the implied warranty of
11  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
12  * GNU General Public License for more details.
13  *
14  */
15
16 #ifndef _ARCH_ARM_MACH_MSM_PROC_COMM_H_
17 #define _ARCH_ARM_MACH_MSM_PROC_COMM_H_
18
19 enum {
20         PCOM_CMD_IDLE = 0x0,
21         PCOM_CMD_DONE,
22         PCOM_RESET_APPS,
23         PCOM_RESET_CHIP,
24         PCOM_CONFIG_NAND_MPU,
25         PCOM_CONFIG_USB_CLKS,
26         PCOM_GET_POWER_ON_STATUS,
27         PCOM_GET_WAKE_UP_STATUS,
28         PCOM_GET_BATT_LEVEL,
29         PCOM_CHG_IS_CHARGING,
30         PCOM_POWER_DOWN,
31         PCOM_USB_PIN_CONFIG,
32         PCOM_USB_PIN_SEL,
33         PCOM_SET_RTC_ALARM,
34         PCOM_NV_READ,
35         PCOM_NV_WRITE,
36         PCOM_GET_UUID_HIGH,
37         PCOM_GET_UUID_LOW,
38         PCOM_GET_HW_ENTROPY,
39         PCOM_RPC_GPIO_TLMM_CONFIG_REMOTE,
40         PCOM_CLKCTL_RPC_ENABLE,
41         PCOM_CLKCTL_RPC_DISABLE,
42         PCOM_CLKCTL_RPC_RESET,
43         PCOM_CLKCTL_RPC_SET_FLAGS,
44         PCOM_CLKCTL_RPC_SET_RATE,
45         PCOM_CLKCTL_RPC_MIN_RATE,
46         PCOM_CLKCTL_RPC_MAX_RATE,
47         PCOM_CLKCTL_RPC_RATE,
48         PCOM_CLKCTL_RPC_PLL_REQUEST,
49         PCOM_CLKCTL_RPC_ENABLED,
50         PCOM_VREG_SWITCH,
51         PCOM_VREG_SET_LEVEL,
52         PCOM_GPIO_TLMM_CONFIG_GROUP,
53         PCOM_GPIO_TLMM_UNCONFIG_GROUP,
54         PCOM_NV_WRITE_BYTES_4_7,
55         PCOM_CONFIG_DISP,
56         PCOM_GET_FTM_BOOT_COUNT,
57         PCOM_RPC_GPIO_TLMM_CONFIG_EX,
58         PCOM_PM_MPP_CONFIG,
59         PCOM_GPIO_IN,
60         PCOM_GPIO_OUT,
61         PCOM_RESET_MODEM,
62         PCOM_RESET_CHIP_IMM,
63         PCOM_PM_VID_EN,
64         PCOM_VREG_PULLDOWN,
65         PCOM_GET_MODEM_VERSION,
66         PCOM_CLK_REGIME_SEC_RESET,
67         PCOM_CLK_REGIME_SEC_RESET_ASSERT,
68         PCOM_CLK_REGIME_SEC_RESET_DEASSERT,
69         PCOM_CLK_REGIME_SEC_PLL_REQUEST_WRP,
70         PCOM_CLK_REGIME_SEC_ENABLE,
71         PCOM_CLK_REGIME_SEC_DISABLE,
72         PCOM_CLK_REGIME_SEC_IS_ON,
73         PCOM_CLK_REGIME_SEC_SEL_CLK_INV,
74         PCOM_CLK_REGIME_SEC_SEL_CLK_SRC,
75         PCOM_CLK_REGIME_SEC_SEL_CLK_DIV,
76         PCOM_CLK_REGIME_SEC_ICODEC_CLK_ENABLE,
77         PCOM_CLK_REGIME_SEC_ICODEC_CLK_DISABLE,
78         PCOM_CLK_REGIME_SEC_SEL_SPEED,
79         PCOM_CLK_REGIME_SEC_CONFIG_GP_CLK_WRP,
80         PCOM_CLK_REGIME_SEC_CONFIG_MDH_CLK_WRP,
81         PCOM_CLK_REGIME_SEC_USB_XTAL_ON,
82         PCOM_CLK_REGIME_SEC_USB_XTAL_OFF,
83         PCOM_CLK_REGIME_SEC_SET_QDSP_DME_MODE,
84         PCOM_CLK_REGIME_SEC_SWITCH_ADSP_CLK,
85         PCOM_CLK_REGIME_SEC_GET_MAX_ADSP_CLK_KHZ,
86         PCOM_CLK_REGIME_SEC_GET_I2C_CLK_KHZ,
87         PCOM_CLK_REGIME_SEC_MSM_GET_CLK_FREQ_KHZ,
88         PCOM_CLK_REGIME_SEC_SEL_VFE_SRC,
89         PCOM_CLK_REGIME_SEC_MSM_SEL_CAMCLK,
90         PCOM_CLK_REGIME_SEC_MSM_SEL_LCDCLK,
91         PCOM_CLK_REGIME_SEC_VFE_RAIL_OFF,
92         PCOM_CLK_REGIME_SEC_VFE_RAIL_ON,
93         PCOM_CLK_REGIME_SEC_GRP_RAIL_OFF,
94         PCOM_CLK_REGIME_SEC_GRP_RAIL_ON,
95         PCOM_CLK_REGIME_SEC_VDC_RAIL_OFF,
96         PCOM_CLK_REGIME_SEC_VDC_RAIL_ON,
97         PCOM_CLK_REGIME_SEC_LCD_CTRL,
98         PCOM_CLK_REGIME_SEC_REGISTER_FOR_CPU_RESOURCE,
99         PCOM_CLK_REGIME_SEC_DEREGISTER_FOR_CPU_RESOURCE,
100         PCOM_CLK_REGIME_SEC_RESOURCE_REQUEST_WRP,
101         PCOM_CLK_REGIME_MSM_SEC_SEL_CLK_OWNER,
102         PCOM_CLK_REGIME_SEC_DEVMAN_REQUEST_WRP,
103         PCOM_GPIO_CONFIG,
104         PCOM_GPIO_CONFIGURE_GROUP,
105         PCOM_GPIO_TLMM_SET_PORT,
106         PCOM_GPIO_TLMM_CONFIG_EX,
107         PCOM_SET_FTM_BOOT_COUNT,
108         PCOM_RESERVED0,
109         PCOM_RESERVED1,
110         PCOM_CUSTOMER_CMD1,
111         PCOM_CUSTOMER_CMD2,
112         PCOM_CUSTOMER_CMD3,
113         PCOM_CLK_REGIME_ENTER_APPSBL_CHG_MODE,
114         PCOM_CLK_REGIME_EXIT_APPSBL_CHG_MODE,
115         PCOM_CLK_REGIME_SEC_RAIL_DISABLE,
116         PCOM_CLK_REGIME_SEC_RAIL_ENABLE,
117         PCOM_CLK_REGIME_SEC_RAIL_CONTROL,
118         PCOM_SET_SW_WATCHDOG_STATE,
119         PCOM_PM_MPP_CONFIG_DIGITAL_INPUT,
120         PCOM_PM_MPP_CONFIG_I_SINK,
121         PCOM_RESERVED_101,
122         PCOM_MSM_HSUSB_PHY_RESET,
123         PCOM_GET_BATT_MV_LEVEL,
124         PCOM_CHG_USB_IS_PC_CONNECTED,
125         PCOM_CHG_USB_IS_CHARGER_CONNECTED,
126         PCOM_CHG_USB_IS_DISCONNECTED,
127         PCOM_CHG_USB_IS_AVAILABLE,
128         PCOM_CLK_REGIME_SEC_MSM_SEL_FREQ,
129         PCOM_CLK_REGIME_SEC_SET_PCLK_AXI_POLICY,
130         PCOM_CLKCTL_RPC_RESET_ASSERT,
131         PCOM_CLKCTL_RPC_RESET_DEASSERT,
132         PCOM_CLKCTL_RPC_RAIL_ON,
133         PCOM_CLKCTL_RPC_RAIL_OFF,
134         PCOM_CLKCTL_RPC_RAIL_ENABLE,
135         PCOM_CLKCTL_RPC_RAIL_DISABLE,
136         PCOM_CLKCTL_RPC_RAIL_CONTROL,
137         PCOM_CLKCTL_RPC_MIN_MSMC1,
138         PCOM_NUM_CMDS,
139 };
140
141 enum {
142         PCOM_INVALID_STATUS = 0x0,
143         PCOM_READY,
144         PCOM_CMD_RUNNING,
145         PCOM_CMD_SUCCESS,
146         PCOM_CMD_FAIL,
147         PCOM_CMD_FAIL_FALSE_RETURNED,
148         PCOM_CMD_FAIL_CMD_OUT_OF_BOUNDS_SERVER,
149         PCOM_CMD_FAIL_CMD_OUT_OF_BOUNDS_CLIENT,
150         PCOM_CMD_FAIL_CMD_UNREGISTERED,
151         PCOM_CMD_FAIL_CMD_LOCKED,
152         PCOM_CMD_FAIL_SERVER_NOT_YET_READY,
153         PCOM_CMD_FAIL_BAD_DESTINATION,
154         PCOM_CMD_FAIL_SERVER_RESET,
155         PCOM_CMD_FAIL_SMSM_NOT_INIT,
156         PCOM_CMD_FAIL_PROC_COMM_BUSY,
157         PCOM_CMD_FAIL_PROC_COMM_NOT_INIT,
158
159 };
160
161 /* List of VREGs that support the Pull Down Resistor setting. */
162 enum vreg_pdown_id {
163         PM_VREG_PDOWN_MSMA_ID,
164         PM_VREG_PDOWN_MSMP_ID,
165         PM_VREG_PDOWN_MSME1_ID, /* Not supported in Panoramix */
166         PM_VREG_PDOWN_MSMC1_ID, /* Not supported in PM6620 */
167         PM_VREG_PDOWN_MSMC2_ID, /* Supported in PM7500 only */
168         PM_VREG_PDOWN_GP3_ID,   /* Supported in PM7500 only */
169         PM_VREG_PDOWN_MSME2_ID, /* Supported in PM7500 and Panoramix only */
170         PM_VREG_PDOWN_GP4_ID,   /* Supported in PM7500 only */
171         PM_VREG_PDOWN_GP1_ID,   /* Supported in PM7500 only */
172         PM_VREG_PDOWN_TCXO_ID,
173         PM_VREG_PDOWN_PA_ID,
174         PM_VREG_PDOWN_RFTX_ID,
175         PM_VREG_PDOWN_RFRX1_ID,
176         PM_VREG_PDOWN_RFRX2_ID,
177         PM_VREG_PDOWN_SYNT_ID,
178         PM_VREG_PDOWN_WLAN_ID,
179         PM_VREG_PDOWN_USB_ID,
180         PM_VREG_PDOWN_MMC_ID,
181         PM_VREG_PDOWN_RUIM_ID,
182         PM_VREG_PDOWN_MSMC0_ID, /* Supported in PM6610 only */
183         PM_VREG_PDOWN_GP2_ID,   /* Supported in PM7500 only */
184         PM_VREG_PDOWN_GP5_ID,   /* Supported in PM7500 only */
185         PM_VREG_PDOWN_GP6_ID,   /* Supported in PM7500 only */
186         PM_VREG_PDOWN_RF_ID,
187         PM_VREG_PDOWN_RF_VCO_ID,
188         PM_VREG_PDOWN_MPLL_ID,
189         PM_VREG_PDOWN_S2_ID,
190         PM_VREG_PDOWN_S3_ID,
191         PM_VREG_PDOWN_RFUBM_ID,
192
193         /* new for HAN */
194         PM_VREG_PDOWN_RF1_ID,
195         PM_VREG_PDOWN_RF2_ID,
196         PM_VREG_PDOWN_RFA_ID,
197         PM_VREG_PDOWN_CDC2_ID,
198         PM_VREG_PDOWN_RFTX2_ID,
199         PM_VREG_PDOWN_USIM_ID,
200         PM_VREG_PDOWN_USB2P6_ID,
201         PM_VREG_PDOWN_USB3P3_ID,
202         PM_VREG_PDOWN_INVALID_ID,
203
204         /* backward compatible enums only */
205         PM_VREG_PDOWN_CAM_ID = PM_VREG_PDOWN_GP1_ID,
206         PM_VREG_PDOWN_MDDI_ID = PM_VREG_PDOWN_GP2_ID,
207         PM_VREG_PDOWN_RUIM2_ID = PM_VREG_PDOWN_GP3_ID,
208         PM_VREG_PDOWN_AUX_ID = PM_VREG_PDOWN_GP4_ID,
209         PM_VREG_PDOWN_AUX2_ID = PM_VREG_PDOWN_GP5_ID,
210         PM_VREG_PDOWN_BT_ID = PM_VREG_PDOWN_GP6_ID,
211
212         PM_VREG_PDOWN_MSME_ID = PM_VREG_PDOWN_MSME1_ID,
213         PM_VREG_PDOWN_MSMC_ID = PM_VREG_PDOWN_MSMC1_ID,
214         PM_VREG_PDOWN_RFA1_ID = PM_VREG_PDOWN_RFRX2_ID,
215         PM_VREG_PDOWN_RFA2_ID = PM_VREG_PDOWN_RFTX2_ID,
216         PM_VREG_PDOWN_XO_ID = PM_VREG_PDOWN_TCXO_ID
217 };
218
219 enum {
220         PCOM_CLKRGM_APPS_RESET_USB_PHY  = 34,
221         PCOM_CLKRGM_APPS_RESET_USBH     = 37,
222 };
223
224 /* gpio info for PCOM_RPC_GPIO_TLMM_CONFIG_EX */
225
226 #define GPIO_ENABLE     0
227 #define GPIO_DISABLE    1
228
229 #define GPIO_INPUT      0
230 #define GPIO_OUTPUT     1
231
232 #define GPIO_NO_PULL    0
233 #define GPIO_PULL_DOWN  1
234 #define GPIO_KEEPER     2
235 #define GPIO_PULL_UP    3
236
237 #define GPIO_2MA        0
238 #define GPIO_4MA        1
239 #define GPIO_6MA        2
240 #define GPIO_8MA        3
241 #define GPIO_10MA       4
242 #define GPIO_12MA       5
243 #define GPIO_14MA       6
244 #define GPIO_16MA       7
245
246 #define PCOM_GPIO_CFG(gpio, func, dir, pull, drvstr) \
247                 ((((gpio) & 0x3FF) << 4)        | \
248                 ((func) & 0xf)                  | \
249                 (((dir) & 0x1) << 14)           | \
250                 (((pull) & 0x3) << 15)          | \
251                 (((drvstr) & 0xF) << 17))
252
253 int msm_proc_comm(unsigned cmd, unsigned *data1, unsigned *data2);
254
255 #endif