OMAP: SDRC: Add several new register definitions
authorTero Kristo <tero.kristo@nokia.com>
Thu, 3 Sep 2009 17:13:56 +0000 (20:13 +0300)
committerpaul <paul@twilight.(none)>
Thu, 3 Sep 2009 17:13:56 +0000 (20:13 +0300)
Add missing SDRC register offset macros.

Signed-off-by: Tero Kristo <tero.kristo@nokia.com>
Signed-off-by: Kevin Hilman <khilman@deeprootsystems.com>
[paul@pwsan.com: added commit message]
Signed-off-by: Paul Walmsley <paul@pwsan.com>
arch/arm/plat-omap/include/mach/sdrc.h

index 93f70d2..1c09c78 100644 (file)
 /* SDRC register offsets - read/write with sdrc_{read,write}_reg() */
 
 #define SDRC_SYSCONFIG         0x010
+#define SDRC_CS_CFG            0x040
+#define SDRC_SHARING           0x044
+#define SDRC_ERR_TYPE          0x04C
 #define SDRC_DLLA_CTRL         0x060
 #define SDRC_DLLA_STATUS       0x064
 #define SDRC_DLLB_CTRL         0x068
 #define SDRC_DLLB_STATUS       0x06C
 #define SDRC_POWER             0x070
+#define SDRC_MCFG_0            0x080
 #define SDRC_MR_0              0x084
+#define SDRC_EMR2_0            0x08c
 #define SDRC_ACTIM_CTRL_A_0    0x09c
 #define SDRC_ACTIM_CTRL_B_0    0x0a0
 #define SDRC_RFR_CTRL_0                0x0a4
+#define SDRC_MANUAL_0          0x0a8
+#define SDRC_MCFG_1            0x0B0
 #define SDRC_MR_1              0x0B4
+#define SDRC_EMR2_1            0x0BC
 #define SDRC_ACTIM_CTRL_A_1    0x0C4
 #define SDRC_ACTIM_CTRL_B_1    0x0C8
 #define SDRC_RFR_CTRL_1                0x0D4
+#define SDRC_MANUAL_1          0x0D8
 
 /*
  * These values represent the number of memory clock cycles between