[IA64] Disable/re-enable CPE interrupts on Altix
authorRuss Anderson <rja@sgi.com>
Wed, 31 Oct 2007 16:10:38 +0000 (11:10 -0500)
committerTony Luck <tony.luck@intel.com>
Tue, 6 Nov 2007 23:40:31 +0000 (15:40 -0800)
commit1f3b6045f783ee394076ad6dba2d72ecaaecd243
treec20820794846f45db619991d0ddc26832ccf75e8
parentadb34022eb7a11126fecef6b5abb4741a17360c6
[IA64] Disable/re-enable CPE interrupts on Altix

When the CPE handler encounters too many CPEs (such as a solid single
bit memory error), it sets up a polling timer and disables the CPE
interrupt (to avoid excessive overhead logging the stream of single
bit errors).  disable_irq_nosync() calls chip->disable() to provide
a chipset specifiec interface for disabling the interrupt.  This patch
adds the Altix specific support to disable and re-enable the CPE interrupt.

Signed-off-by: Russ Anderson (rja@sgi.com)
Signed-off-by: Tony Luck <tony.luck@intel.com>
arch/ia64/kernel/mca.c
arch/ia64/sn/kernel/irq.c