iwl3945: read rev id in nic config
[safe/jmp/linux-2.6] / drivers / net / wireless / iwlwifi / iwl-3945.c
1 /******************************************************************************
2  *
3  * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
4  *
5  * This program is free software; you can redistribute it and/or modify it
6  * under the terms of version 2 of the GNU General Public License as
7  * published by the Free Software Foundation.
8  *
9  * This program is distributed in the hope that it will be useful, but WITHOUT
10  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12  * more details.
13  *
14  * You should have received a copy of the GNU General Public License along with
15  * this program; if not, write to the Free Software Foundation, Inc.,
16  * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17  *
18  * The full GNU General Public License is included in this distribution in the
19  * file called LICENSE.
20  *
21  * Contact Information:
22  *  Intel Linux Wireless <ilw@linux.intel.com>
23  * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24  *
25  *****************************************************************************/
26
27 #include <linux/kernel.h>
28 #include <linux/module.h>
29 #include <linux/init.h>
30 #include <linux/pci.h>
31 #include <linux/dma-mapping.h>
32 #include <linux/delay.h>
33 #include <linux/skbuff.h>
34 #include <linux/netdevice.h>
35 #include <linux/wireless.h>
36 #include <linux/firmware.h>
37 #include <linux/etherdevice.h>
38 #include <asm/unaligned.h>
39 #include <net/mac80211.h>
40
41 #include "iwl-fh.h"
42 #include "iwl-3945-fh.h"
43 #include "iwl-commands.h"
44 #include "iwl-sta.h"
45 #include "iwl-3945.h"
46 #include "iwl-eeprom.h"
47 #include "iwl-helpers.h"
48 #include "iwl-core.h"
49 #include "iwl-agn-rs.h"
50
51 #define IWL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np)    \
52         [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP,   \
53                                     IWL_RATE_##r##M_IEEE,   \
54                                     IWL_RATE_##ip##M_INDEX, \
55                                     IWL_RATE_##in##M_INDEX, \
56                                     IWL_RATE_##rp##M_INDEX, \
57                                     IWL_RATE_##rn##M_INDEX, \
58                                     IWL_RATE_##pp##M_INDEX, \
59                                     IWL_RATE_##np##M_INDEX, \
60                                     IWL_RATE_##r##M_INDEX_TABLE, \
61                                     IWL_RATE_##ip##M_INDEX_TABLE }
62
63 /*
64  * Parameter order:
65  *   rate, prev rate, next rate, prev tgg rate, next tgg rate
66  *
67  * If there isn't a valid next or previous rate then INV is used which
68  * maps to IWL_RATE_INVALID
69  *
70  */
71 const struct iwl3945_rate_info iwl3945_rates[IWL_RATE_COUNT_3945] = {
72         IWL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2),    /*  1mbps */
73         IWL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5),          /*  2mbps */
74         IWL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11),        /*5.5mbps */
75         IWL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18),      /* 11mbps */
76         IWL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11),        /*  6mbps */
77         IWL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11),       /*  9mbps */
78         IWL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18),   /* 12mbps */
79         IWL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24),   /* 18mbps */
80         IWL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36),   /* 24mbps */
81         IWL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48),   /* 36mbps */
82         IWL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54),   /* 48mbps */
83         IWL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV),/* 54mbps */
84 };
85
86 /* 1 = enable the iwl3945_disable_events() function */
87 #define IWL_EVT_DISABLE (0)
88 #define IWL_EVT_DISABLE_SIZE (1532/32)
89
90 /**
91  * iwl3945_disable_events - Disable selected events in uCode event log
92  *
93  * Disable an event by writing "1"s into "disable"
94  *   bitmap in SRAM.  Bit position corresponds to Event # (id/type).
95  *   Default values of 0 enable uCode events to be logged.
96  * Use for only special debugging.  This function is just a placeholder as-is,
97  *   you'll need to provide the special bits! ...
98  *   ... and set IWL_EVT_DISABLE to 1. */
99 void iwl3945_disable_events(struct iwl_priv *priv)
100 {
101         int ret;
102         int i;
103         u32 base;               /* SRAM address of event log header */
104         u32 disable_ptr;        /* SRAM address of event-disable bitmap array */
105         u32 array_size;         /* # of u32 entries in array */
106         u32 evt_disable[IWL_EVT_DISABLE_SIZE] = {
107                 0x00000000,     /*   31 -    0  Event id numbers */
108                 0x00000000,     /*   63 -   32 */
109                 0x00000000,     /*   95 -   64 */
110                 0x00000000,     /*  127 -   96 */
111                 0x00000000,     /*  159 -  128 */
112                 0x00000000,     /*  191 -  160 */
113                 0x00000000,     /*  223 -  192 */
114                 0x00000000,     /*  255 -  224 */
115                 0x00000000,     /*  287 -  256 */
116                 0x00000000,     /*  319 -  288 */
117                 0x00000000,     /*  351 -  320 */
118                 0x00000000,     /*  383 -  352 */
119                 0x00000000,     /*  415 -  384 */
120                 0x00000000,     /*  447 -  416 */
121                 0x00000000,     /*  479 -  448 */
122                 0x00000000,     /*  511 -  480 */
123                 0x00000000,     /*  543 -  512 */
124                 0x00000000,     /*  575 -  544 */
125                 0x00000000,     /*  607 -  576 */
126                 0x00000000,     /*  639 -  608 */
127                 0x00000000,     /*  671 -  640 */
128                 0x00000000,     /*  703 -  672 */
129                 0x00000000,     /*  735 -  704 */
130                 0x00000000,     /*  767 -  736 */
131                 0x00000000,     /*  799 -  768 */
132                 0x00000000,     /*  831 -  800 */
133                 0x00000000,     /*  863 -  832 */
134                 0x00000000,     /*  895 -  864 */
135                 0x00000000,     /*  927 -  896 */
136                 0x00000000,     /*  959 -  928 */
137                 0x00000000,     /*  991 -  960 */
138                 0x00000000,     /* 1023 -  992 */
139                 0x00000000,     /* 1055 - 1024 */
140                 0x00000000,     /* 1087 - 1056 */
141                 0x00000000,     /* 1119 - 1088 */
142                 0x00000000,     /* 1151 - 1120 */
143                 0x00000000,     /* 1183 - 1152 */
144                 0x00000000,     /* 1215 - 1184 */
145                 0x00000000,     /* 1247 - 1216 */
146                 0x00000000,     /* 1279 - 1248 */
147                 0x00000000,     /* 1311 - 1280 */
148                 0x00000000,     /* 1343 - 1312 */
149                 0x00000000,     /* 1375 - 1344 */
150                 0x00000000,     /* 1407 - 1376 */
151                 0x00000000,     /* 1439 - 1408 */
152                 0x00000000,     /* 1471 - 1440 */
153                 0x00000000,     /* 1503 - 1472 */
154         };
155
156         base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
157         if (!iwl3945_hw_valid_rtc_data_addr(base)) {
158                 IWL_ERR(priv, "Invalid event log pointer 0x%08X\n", base);
159                 return;
160         }
161
162         ret = iwl_grab_nic_access(priv);
163         if (ret) {
164                 IWL_WARN(priv, "Can not read from adapter at this time.\n");
165                 return;
166         }
167
168         disable_ptr = iwl_read_targ_mem(priv, base + (4 * sizeof(u32)));
169         array_size = iwl_read_targ_mem(priv, base + (5 * sizeof(u32)));
170         iwl_release_nic_access(priv);
171
172         if (IWL_EVT_DISABLE && (array_size == IWL_EVT_DISABLE_SIZE)) {
173                 IWL_DEBUG_INFO(priv, "Disabling selected uCode log events at 0x%x\n",
174                                disable_ptr);
175                 ret = iwl_grab_nic_access(priv);
176                 for (i = 0; i < IWL_EVT_DISABLE_SIZE; i++)
177                         iwl_write_targ_mem(priv,
178                                            disable_ptr + (i * sizeof(u32)),
179                                            evt_disable[i]);
180
181                 iwl_release_nic_access(priv);
182         } else {
183                 IWL_DEBUG_INFO(priv, "Selected uCode log events may be disabled\n");
184                 IWL_DEBUG_INFO(priv, "  by writing \"1\"s into disable bitmap\n");
185                 IWL_DEBUG_INFO(priv, "  in SRAM at 0x%x, size %d u32s\n",
186                                disable_ptr, array_size);
187         }
188
189 }
190
191 static int iwl3945_hwrate_to_plcp_idx(u8 plcp)
192 {
193         int idx;
194
195         for (idx = 0; idx < IWL_RATE_COUNT; idx++)
196                 if (iwl3945_rates[idx].plcp == plcp)
197                         return idx;
198         return -1;
199 }
200
201 #ifdef CONFIG_IWLWIFI_DEBUG
202 #define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
203
204 static const char *iwl3945_get_tx_fail_reason(u32 status)
205 {
206         switch (status & TX_STATUS_MSK) {
207         case TX_STATUS_SUCCESS:
208                 return "SUCCESS";
209                 TX_STATUS_ENTRY(SHORT_LIMIT);
210                 TX_STATUS_ENTRY(LONG_LIMIT);
211                 TX_STATUS_ENTRY(FIFO_UNDERRUN);
212                 TX_STATUS_ENTRY(MGMNT_ABORT);
213                 TX_STATUS_ENTRY(NEXT_FRAG);
214                 TX_STATUS_ENTRY(LIFE_EXPIRE);
215                 TX_STATUS_ENTRY(DEST_PS);
216                 TX_STATUS_ENTRY(ABORTED);
217                 TX_STATUS_ENTRY(BT_RETRY);
218                 TX_STATUS_ENTRY(STA_INVALID);
219                 TX_STATUS_ENTRY(FRAG_DROPPED);
220                 TX_STATUS_ENTRY(TID_DISABLE);
221                 TX_STATUS_ENTRY(FRAME_FLUSHED);
222                 TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
223                 TX_STATUS_ENTRY(TX_LOCKED);
224                 TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
225         }
226
227         return "UNKNOWN";
228 }
229 #else
230 static inline const char *iwl3945_get_tx_fail_reason(u32 status)
231 {
232         return "";
233 }
234 #endif
235
236 /*
237  * get ieee prev rate from rate scale table.
238  * for A and B mode we need to overright prev
239  * value
240  */
241 int iwl3945_rs_next_rate(struct iwl_priv *priv, int rate)
242 {
243         int next_rate = iwl3945_get_prev_ieee_rate(rate);
244
245         switch (priv->band) {
246         case IEEE80211_BAND_5GHZ:
247                 if (rate == IWL_RATE_12M_INDEX)
248                         next_rate = IWL_RATE_9M_INDEX;
249                 else if (rate == IWL_RATE_6M_INDEX)
250                         next_rate = IWL_RATE_6M_INDEX;
251                 break;
252         case IEEE80211_BAND_2GHZ:
253                 if (!(priv->sta_supp_rates & IWL_OFDM_RATES_MASK) &&
254                     iwl_is_associated(priv)) {
255                         if (rate == IWL_RATE_11M_INDEX)
256                                 next_rate = IWL_RATE_5M_INDEX;
257                 }
258                 break;
259
260         default:
261                 break;
262         }
263
264         return next_rate;
265 }
266
267
268 /**
269  * iwl3945_tx_queue_reclaim - Reclaim Tx queue entries already Tx'd
270  *
271  * When FW advances 'R' index, all entries between old and new 'R' index
272  * need to be reclaimed. As result, some free space forms. If there is
273  * enough free space (> low mark), wake the stack that feeds us.
274  */
275 static void iwl3945_tx_queue_reclaim(struct iwl_priv *priv,
276                                      int txq_id, int index)
277 {
278         struct iwl_tx_queue *txq = &priv->txq[txq_id];
279         struct iwl_queue *q = &txq->q;
280         struct iwl_tx_info *tx_info;
281
282         BUG_ON(txq_id == IWL_CMD_QUEUE_NUM);
283
284         for (index = iwl_queue_inc_wrap(index, q->n_bd); q->read_ptr != index;
285                 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
286
287                 tx_info = &txq->txb[txq->q.read_ptr];
288                 ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb[0]);
289                 tx_info->skb[0] = NULL;
290                 priv->cfg->ops->lib->txq_free_tfd(priv, txq);
291         }
292
293         if (iwl_queue_space(q) > q->low_mark && (txq_id >= 0) &&
294                         (txq_id != IWL_CMD_QUEUE_NUM) &&
295                         priv->mac80211_registered)
296                 iwl_wake_queue(priv, txq_id);
297 }
298
299 /**
300  * iwl3945_rx_reply_tx - Handle Tx response
301  */
302 static void iwl3945_rx_reply_tx(struct iwl_priv *priv,
303                             struct iwl_rx_mem_buffer *rxb)
304 {
305         struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
306         u16 sequence = le16_to_cpu(pkt->hdr.sequence);
307         int txq_id = SEQ_TO_QUEUE(sequence);
308         int index = SEQ_TO_INDEX(sequence);
309         struct iwl_tx_queue *txq = &priv->txq[txq_id];
310         struct ieee80211_tx_info *info;
311         struct iwl3945_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
312         u32  status = le32_to_cpu(tx_resp->status);
313         int rate_idx;
314         int fail;
315
316         if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
317                 IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
318                           "is out of range [0-%d] %d %d\n", txq_id,
319                           index, txq->q.n_bd, txq->q.write_ptr,
320                           txq->q.read_ptr);
321                 return;
322         }
323
324         info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
325         ieee80211_tx_info_clear_status(info);
326
327         /* Fill the MRR chain with some info about on-chip retransmissions */
328         rate_idx = iwl3945_hwrate_to_plcp_idx(tx_resp->rate);
329         if (info->band == IEEE80211_BAND_5GHZ)
330                 rate_idx -= IWL_FIRST_OFDM_RATE;
331
332         fail = tx_resp->failure_frame;
333
334         info->status.rates[0].idx = rate_idx;
335         info->status.rates[0].count = fail + 1; /* add final attempt */
336
337         /* tx_status->rts_retry_count = tx_resp->failure_rts; */
338         info->flags |= ((status & TX_STATUS_MSK) == TX_STATUS_SUCCESS) ?
339                                 IEEE80211_TX_STAT_ACK : 0;
340
341         IWL_DEBUG_TX(priv, "Tx queue %d Status %s (0x%08x) plcp rate %d retries %d\n",
342                         txq_id, iwl3945_get_tx_fail_reason(status), status,
343                         tx_resp->rate, tx_resp->failure_frame);
344
345         IWL_DEBUG_TX_REPLY(priv, "Tx queue reclaim %d\n", index);
346         iwl3945_tx_queue_reclaim(priv, txq_id, index);
347
348         if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
349                 IWL_ERR(priv, "TODO:  Implement Tx ABORT REQUIRED!!!\n");
350 }
351
352
353
354 /*****************************************************************************
355  *
356  * Intel PRO/Wireless 3945ABG/BG Network Connection
357  *
358  *  RX handler implementations
359  *
360  *****************************************************************************/
361
362 void iwl3945_hw_rx_statistics(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
363 {
364         struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
365         IWL_DEBUG_RX(priv, "Statistics notification received (%d vs %d).\n",
366                      (int)sizeof(struct iwl3945_notif_statistics),
367                      le32_to_cpu(pkt->len));
368
369         memcpy(&priv->statistics_39, pkt->u.raw, sizeof(priv->statistics_39));
370
371         iwl3945_led_background(priv);
372
373         priv->last_statistics_time = jiffies;
374 }
375
376 /******************************************************************************
377  *
378  * Misc. internal state and helper functions
379  *
380  ******************************************************************************/
381 #ifdef CONFIG_IWLWIFI_DEBUG
382
383 /**
384  * iwl3945_report_frame - dump frame to syslog during debug sessions
385  *
386  * You may hack this function to show different aspects of received frames,
387  * including selective frame dumps.
388  * group100 parameter selects whether to show 1 out of 100 good frames.
389  */
390 static void _iwl3945_dbg_report_frame(struct iwl_priv *priv,
391                       struct iwl_rx_packet *pkt,
392                       struct ieee80211_hdr *header, int group100)
393 {
394         u32 to_us;
395         u32 print_summary = 0;
396         u32 print_dump = 0;     /* set to 1 to dump all frames' contents */
397         u32 hundred = 0;
398         u32 dataframe = 0;
399         __le16 fc;
400         u16 seq_ctl;
401         u16 channel;
402         u16 phy_flags;
403         u16 length;
404         u16 status;
405         u16 bcn_tmr;
406         u32 tsf_low;
407         u64 tsf;
408         u8 rssi;
409         u8 agc;
410         u16 sig_avg;
411         u16 noise_diff;
412         struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
413         struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
414         struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
415         u8 *data = IWL_RX_DATA(pkt);
416
417         /* MAC header */
418         fc = header->frame_control;
419         seq_ctl = le16_to_cpu(header->seq_ctrl);
420
421         /* metadata */
422         channel = le16_to_cpu(rx_hdr->channel);
423         phy_flags = le16_to_cpu(rx_hdr->phy_flags);
424         length = le16_to_cpu(rx_hdr->len);
425
426         /* end-of-frame status and timestamp */
427         status = le32_to_cpu(rx_end->status);
428         bcn_tmr = le32_to_cpu(rx_end->beacon_timestamp);
429         tsf_low = le64_to_cpu(rx_end->timestamp) & 0x0ffffffff;
430         tsf = le64_to_cpu(rx_end->timestamp);
431
432         /* signal statistics */
433         rssi = rx_stats->rssi;
434         agc = rx_stats->agc;
435         sig_avg = le16_to_cpu(rx_stats->sig_avg);
436         noise_diff = le16_to_cpu(rx_stats->noise_diff);
437
438         to_us = !compare_ether_addr(header->addr1, priv->mac_addr);
439
440         /* if data frame is to us and all is good,
441          *   (optionally) print summary for only 1 out of every 100 */
442         if (to_us && (fc & ~cpu_to_le16(IEEE80211_FCTL_PROTECTED)) ==
443             cpu_to_le16(IEEE80211_FCTL_FROMDS | IEEE80211_FTYPE_DATA)) {
444                 dataframe = 1;
445                 if (!group100)
446                         print_summary = 1;      /* print each frame */
447                 else if (priv->framecnt_to_us < 100) {
448                         priv->framecnt_to_us++;
449                         print_summary = 0;
450                 } else {
451                         priv->framecnt_to_us = 0;
452                         print_summary = 1;
453                         hundred = 1;
454                 }
455         } else {
456                 /* print summary for all other frames */
457                 print_summary = 1;
458         }
459
460         if (print_summary) {
461                 char *title;
462                 int rate;
463
464                 if (hundred)
465                         title = "100Frames";
466                 else if (ieee80211_has_retry(fc))
467                         title = "Retry";
468                 else if (ieee80211_is_assoc_resp(fc))
469                         title = "AscRsp";
470                 else if (ieee80211_is_reassoc_resp(fc))
471                         title = "RasRsp";
472                 else if (ieee80211_is_probe_resp(fc)) {
473                         title = "PrbRsp";
474                         print_dump = 1; /* dump frame contents */
475                 } else if (ieee80211_is_beacon(fc)) {
476                         title = "Beacon";
477                         print_dump = 1; /* dump frame contents */
478                 } else if (ieee80211_is_atim(fc))
479                         title = "ATIM";
480                 else if (ieee80211_is_auth(fc))
481                         title = "Auth";
482                 else if (ieee80211_is_deauth(fc))
483                         title = "DeAuth";
484                 else if (ieee80211_is_disassoc(fc))
485                         title = "DisAssoc";
486                 else
487                         title = "Frame";
488
489                 rate = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
490                 if (rate == -1)
491                         rate = 0;
492                 else
493                         rate = iwl3945_rates[rate].ieee / 2;
494
495                 /* print frame summary.
496                  * MAC addresses show just the last byte (for brevity),
497                  *    but you can hack it to show more, if you'd like to. */
498                 if (dataframe)
499                         IWL_DEBUG_RX(priv, "%s: mhd=0x%04x, dst=0x%02x, "
500                                      "len=%u, rssi=%d, chnl=%d, rate=%d, \n",
501                                      title, le16_to_cpu(fc), header->addr1[5],
502                                      length, rssi, channel, rate);
503                 else {
504                         /* src/dst addresses assume managed mode */
505                         IWL_DEBUG_RX(priv, "%s: 0x%04x, dst=0x%02x, "
506                                      "src=0x%02x, rssi=%u, tim=%lu usec, "
507                                      "phy=0x%02x, chnl=%d\n",
508                                      title, le16_to_cpu(fc), header->addr1[5],
509                                      header->addr3[5], rssi,
510                                      tsf_low - priv->scan_start_tsf,
511                                      phy_flags, channel);
512                 }
513         }
514         if (print_dump)
515                 iwl_print_hex_dump(priv, IWL_DL_RX, data, length);
516 }
517
518 static void iwl3945_dbg_report_frame(struct iwl_priv *priv,
519                       struct iwl_rx_packet *pkt,
520                       struct ieee80211_hdr *header, int group100)
521 {
522         if (priv->debug_level & IWL_DL_RX)
523                 _iwl3945_dbg_report_frame(priv, pkt, header, group100);
524 }
525
526 #else
527 static inline void iwl3945_dbg_report_frame(struct iwl_priv *priv,
528                       struct iwl_rx_packet *pkt,
529                       struct ieee80211_hdr *header, int group100)
530 {
531 }
532 #endif
533
534 /* This is necessary only for a number of statistics, see the caller. */
535 static int iwl3945_is_network_packet(struct iwl_priv *priv,
536                 struct ieee80211_hdr *header)
537 {
538         /* Filter incoming packets to determine if they are targeted toward
539          * this network, discarding packets coming from ourselves */
540         switch (priv->iw_mode) {
541         case NL80211_IFTYPE_ADHOC: /* Header: Dest. | Source    | BSSID */
542                 /* packets to our IBSS update information */
543                 return !compare_ether_addr(header->addr3, priv->bssid);
544         case NL80211_IFTYPE_STATION: /* Header: Dest. | AP{BSSID} | Source */
545                 /* packets to our IBSS update information */
546                 return !compare_ether_addr(header->addr2, priv->bssid);
547         default:
548                 return 1;
549         }
550 }
551
552 static void iwl3945_pass_packet_to_mac80211(struct iwl_priv *priv,
553                                    struct iwl_rx_mem_buffer *rxb,
554                                    struct ieee80211_rx_status *stats)
555 {
556         struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
557 #ifdef CONFIG_IWLWIFI_LEDS
558         struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
559 #endif
560         struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
561         struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
562         short len = le16_to_cpu(rx_hdr->len);
563
564         /* We received data from the HW, so stop the watchdog */
565         if (unlikely((len + IWL39_RX_FRAME_SIZE) > skb_tailroom(rxb->skb))) {
566                 IWL_DEBUG_DROP(priv, "Corruption detected!\n");
567                 return;
568         }
569
570         /* We only process data packets if the interface is open */
571         if (unlikely(!priv->is_open)) {
572                 IWL_DEBUG_DROP_LIMIT(priv,
573                         "Dropping packet while interface is not open.\n");
574                 return;
575         }
576
577         skb_reserve(rxb->skb, (void *)rx_hdr->payload - (void *)pkt);
578         /* Set the size of the skb to the size of the frame */
579         skb_put(rxb->skb, le16_to_cpu(rx_hdr->len));
580
581         if (!iwl3945_mod_params.sw_crypto)
582                 iwl_set_decrypted_flag(priv,
583                                        (struct ieee80211_hdr *)rxb->skb->data,
584                                        le32_to_cpu(rx_end->status), stats);
585
586 #ifdef CONFIG_IWLWIFI_LEDS
587         if (ieee80211_is_data(hdr->frame_control))
588                 priv->rxtxpackets += len;
589 #endif
590         ieee80211_rx_irqsafe(priv->hw, rxb->skb, stats);
591         rxb->skb = NULL;
592 }
593
594 #define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
595
596 static void iwl3945_rx_reply_rx(struct iwl_priv *priv,
597                                 struct iwl_rx_mem_buffer *rxb)
598 {
599         struct ieee80211_hdr *header;
600         struct ieee80211_rx_status rx_status;
601         struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
602         struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
603         struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
604         struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
605         int snr;
606         u16 rx_stats_sig_avg = le16_to_cpu(rx_stats->sig_avg);
607         u16 rx_stats_noise_diff = le16_to_cpu(rx_stats->noise_diff);
608         u8 network_packet;
609
610         rx_status.flag = 0;
611         rx_status.mactime = le64_to_cpu(rx_end->timestamp);
612         rx_status.freq =
613                 ieee80211_channel_to_frequency(le16_to_cpu(rx_hdr->channel));
614         rx_status.band = (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
615                                 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
616
617         rx_status.rate_idx = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
618         if (rx_status.band == IEEE80211_BAND_5GHZ)
619                 rx_status.rate_idx -= IWL_FIRST_OFDM_RATE;
620
621         rx_status.antenna = le16_to_cpu(rx_hdr->phy_flags &
622                                         RX_RES_PHY_FLAGS_ANTENNA_MSK) >> 4;
623
624         /* set the preamble flag if appropriate */
625         if (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
626                 rx_status.flag |= RX_FLAG_SHORTPRE;
627
628         if ((unlikely(rx_stats->phy_count > 20))) {
629                 IWL_DEBUG_DROP(priv, "dsp size out of range [0,20]: %d/n",
630                                 rx_stats->phy_count);
631                 return;
632         }
633
634         if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR)
635             || !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
636                 IWL_DEBUG_RX(priv, "Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
637                 return;
638         }
639
640
641
642         /* Convert 3945's rssi indicator to dBm */
643         rx_status.signal = rx_stats->rssi - IWL39_RSSI_OFFSET;
644
645         /* Set default noise value to -127 */
646         if (priv->last_rx_noise == 0)
647                 priv->last_rx_noise = IWL_NOISE_MEAS_NOT_AVAILABLE;
648
649         /* 3945 provides noise info for OFDM frames only.
650          * sig_avg and noise_diff are measured by the 3945's digital signal
651          *   processor (DSP), and indicate linear levels of signal level and
652          *   distortion/noise within the packet preamble after
653          *   automatic gain control (AGC).  sig_avg should stay fairly
654          *   constant if the radio's AGC is working well.
655          * Since these values are linear (not dB or dBm), linear
656          *   signal-to-noise ratio (SNR) is (sig_avg / noise_diff).
657          * Convert linear SNR to dB SNR, then subtract that from rssi dBm
658          *   to obtain noise level in dBm.
659          * Calculate rx_status.signal (quality indicator in %) based on SNR. */
660         if (rx_stats_noise_diff) {
661                 snr = rx_stats_sig_avg / rx_stats_noise_diff;
662                 rx_status.noise = rx_status.signal -
663                                         iwl3945_calc_db_from_ratio(snr);
664                 rx_status.qual = iwl3945_calc_sig_qual(rx_status.signal,
665                                                          rx_status.noise);
666
667         /* If noise info not available, calculate signal quality indicator (%)
668          *   using just the dBm signal level. */
669         } else {
670                 rx_status.noise = priv->last_rx_noise;
671                 rx_status.qual = iwl3945_calc_sig_qual(rx_status.signal, 0);
672         }
673
674
675         IWL_DEBUG_STATS(priv, "Rssi %d noise %d qual %d sig_avg %d noise_diff %d\n",
676                         rx_status.signal, rx_status.noise, rx_status.qual,
677                         rx_stats_sig_avg, rx_stats_noise_diff);
678
679         header = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
680
681         network_packet = iwl3945_is_network_packet(priv, header);
682
683         IWL_DEBUG_STATS_LIMIT(priv, "[%c] %d RSSI:%d Signal:%u, Noise:%u, Rate:%u\n",
684                               network_packet ? '*' : ' ',
685                               le16_to_cpu(rx_hdr->channel),
686                               rx_status.signal, rx_status.signal,
687                               rx_status.noise, rx_status.rate_idx);
688
689         /* Set "1" to report good data frames in groups of 100 */
690         iwl3945_dbg_report_frame(priv, pkt, header, 1);
691
692         if (network_packet) {
693                 priv->last_beacon_time = le32_to_cpu(rx_end->beacon_timestamp);
694                 priv->last_tsf = le64_to_cpu(rx_end->timestamp);
695                 priv->last_rx_rssi = rx_status.signal;
696                 priv->last_rx_noise = rx_status.noise;
697         }
698
699         iwl3945_pass_packet_to_mac80211(priv, rxb, &rx_status);
700 }
701
702 int iwl3945_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
703                                      struct iwl_tx_queue *txq,
704                                      dma_addr_t addr, u16 len, u8 reset, u8 pad)
705 {
706         int count;
707         struct iwl_queue *q;
708         struct iwl3945_tfd *tfd, *tfd_tmp;
709
710         q = &txq->q;
711         tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
712         tfd = &tfd_tmp[q->write_ptr];
713
714         if (reset)
715                 memset(tfd, 0, sizeof(*tfd));
716
717         count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
718
719         if ((count >= NUM_TFD_CHUNKS) || (count < 0)) {
720                 IWL_ERR(priv, "Error can not send more than %d chunks\n",
721                           NUM_TFD_CHUNKS);
722                 return -EINVAL;
723         }
724
725         tfd->tbs[count].addr = cpu_to_le32(addr);
726         tfd->tbs[count].len = cpu_to_le32(len);
727
728         count++;
729
730         tfd->control_flags = cpu_to_le32(TFD_CTL_COUNT_SET(count) |
731                                          TFD_CTL_PAD_SET(pad));
732
733         return 0;
734 }
735
736 /**
737  * iwl3945_hw_txq_free_tfd - Free one TFD, those at index [txq->q.read_ptr]
738  *
739  * Does NOT advance any indexes
740  */
741 void iwl3945_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
742 {
743         struct iwl3945_tfd *tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
744         int index = txq->q.read_ptr;
745         struct iwl3945_tfd *tfd = &tfd_tmp[index];
746         struct pci_dev *dev = priv->pci_dev;
747         int i;
748         int counter;
749
750         /* sanity check */
751         counter = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
752         if (counter > NUM_TFD_CHUNKS) {
753                 IWL_ERR(priv, "Too many chunks: %i\n", counter);
754                 /* @todo issue fatal error, it is quite serious situation */
755                 return;
756         }
757
758         /* Unmap tx_cmd */
759         if (counter)
760                 pci_unmap_single(dev,
761                                 pci_unmap_addr(&txq->cmd[index]->meta, mapping),
762                                 pci_unmap_len(&txq->cmd[index]->meta, len),
763                                 PCI_DMA_TODEVICE);
764
765         /* unmap chunks if any */
766
767         for (i = 1; i < counter; i++) {
768                 pci_unmap_single(dev, le32_to_cpu(tfd->tbs[i].addr),
769                          le32_to_cpu(tfd->tbs[i].len), PCI_DMA_TODEVICE);
770                 if (txq->txb[txq->q.read_ptr].skb[0]) {
771                         struct sk_buff *skb = txq->txb[txq->q.read_ptr].skb[0];
772                         if (txq->txb[txq->q.read_ptr].skb[0]) {
773                                 /* Can be called from interrupt context */
774                                 dev_kfree_skb_any(skb);
775                                 txq->txb[txq->q.read_ptr].skb[0] = NULL;
776                         }
777                 }
778         }
779         return ;
780 }
781
782 u8 iwl3945_hw_find_station(struct iwl_priv *priv, const u8 *addr)
783 {
784         int i, start = IWL_AP_ID;
785         int ret = IWL_INVALID_STATION;
786         unsigned long flags;
787
788         if ((priv->iw_mode == NL80211_IFTYPE_ADHOC) ||
789             (priv->iw_mode == NL80211_IFTYPE_AP))
790                 start = IWL_STA_ID;
791
792         if (is_broadcast_ether_addr(addr))
793                 return priv->hw_params.bcast_sta_id;
794
795         spin_lock_irqsave(&priv->sta_lock, flags);
796         for (i = start; i < priv->hw_params.max_stations; i++)
797                 if ((priv->stations_39[i].used) &&
798                     (!compare_ether_addr
799                      (priv->stations_39[i].sta.sta.addr, addr))) {
800                         ret = i;
801                         goto out;
802                 }
803
804         IWL_DEBUG_INFO(priv, "can not find STA %pM (total %d)\n",
805                        addr, priv->num_stations);
806  out:
807         spin_unlock_irqrestore(&priv->sta_lock, flags);
808         return ret;
809 }
810
811 /**
812  * iwl3945_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
813  *
814 */
815 void iwl3945_hw_build_tx_cmd_rate(struct iwl_priv *priv, struct iwl_cmd *cmd,
816                               struct ieee80211_tx_info *info,
817                               struct ieee80211_hdr *hdr, int sta_id, int tx_id)
818 {
819         u16 hw_value = ieee80211_get_tx_rate(priv->hw, info)->hw_value;
820         u16 rate_index = min(hw_value & 0xffff, IWL_RATE_COUNT - 1);
821         u16 rate_mask;
822         int rate;
823         u8 rts_retry_limit;
824         u8 data_retry_limit;
825         __le32 tx_flags;
826         __le16 fc = hdr->frame_control;
827         struct iwl3945_tx_cmd *tx = (struct iwl3945_tx_cmd *)cmd->cmd.payload;
828
829         rate = iwl3945_rates[rate_index].plcp;
830         tx_flags = tx->tx_flags;
831
832         /* We need to figure out how to get the sta->supp_rates while
833          * in this running context */
834         rate_mask = IWL_RATES_MASK;
835
836         if (tx_id >= IWL_CMD_QUEUE_NUM)
837                 rts_retry_limit = 3;
838         else
839                 rts_retry_limit = 7;
840
841         if (ieee80211_is_probe_resp(fc)) {
842                 data_retry_limit = 3;
843                 if (data_retry_limit < rts_retry_limit)
844                         rts_retry_limit = data_retry_limit;
845         } else
846                 data_retry_limit = IWL_DEFAULT_TX_RETRY;
847
848         if (priv->data_retry_limit != -1)
849                 data_retry_limit = priv->data_retry_limit;
850
851         if (ieee80211_is_mgmt(fc)) {
852                 switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
853                 case cpu_to_le16(IEEE80211_STYPE_AUTH):
854                 case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
855                 case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
856                 case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
857                         if (tx_flags & TX_CMD_FLG_RTS_MSK) {
858                                 tx_flags &= ~TX_CMD_FLG_RTS_MSK;
859                                 tx_flags |= TX_CMD_FLG_CTS_MSK;
860                         }
861                         break;
862                 default:
863                         break;
864                 }
865         }
866
867         tx->rts_retry_limit = rts_retry_limit;
868         tx->data_retry_limit = data_retry_limit;
869         tx->rate = rate;
870         tx->tx_flags = tx_flags;
871
872         /* OFDM */
873         tx->supp_rates[0] =
874            ((rate_mask & IWL_OFDM_RATES_MASK) >> IWL_FIRST_OFDM_RATE) & 0xFF;
875
876         /* CCK */
877         tx->supp_rates[1] = (rate_mask & 0xF);
878
879         IWL_DEBUG_RATE(priv, "Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
880                        "cck/ofdm mask: 0x%x/0x%x\n", sta_id,
881                        tx->rate, le32_to_cpu(tx->tx_flags),
882                        tx->supp_rates[1], tx->supp_rates[0]);
883 }
884
885 u8 iwl3945_sync_sta(struct iwl_priv *priv, int sta_id, u16 tx_rate, u8 flags)
886 {
887         unsigned long flags_spin;
888         struct iwl3945_station_entry *station;
889
890         if (sta_id == IWL_INVALID_STATION)
891                 return IWL_INVALID_STATION;
892
893         spin_lock_irqsave(&priv->sta_lock, flags_spin);
894         station = &priv->stations_39[sta_id];
895
896         station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
897         station->sta.rate_n_flags = cpu_to_le16(tx_rate);
898         station->sta.mode = STA_CONTROL_MODIFY_MSK;
899
900         spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
901
902         iwl_send_add_sta(priv,
903                          (struct iwl_addsta_cmd *)&station->sta, flags);
904         IWL_DEBUG_RATE(priv, "SCALE sync station %d to rate %d\n",
905                         sta_id, tx_rate);
906         return sta_id;
907 }
908
909 static int iwl3945_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
910 {
911         int ret;
912         unsigned long flags;
913
914         spin_lock_irqsave(&priv->lock, flags);
915         ret = iwl_grab_nic_access(priv);
916         if (ret) {
917                 spin_unlock_irqrestore(&priv->lock, flags);
918                 return ret;
919         }
920
921         if (src == IWL_PWR_SRC_VAUX) {
922                 if (pci_pme_capable(priv->pci_dev, PCI_D3cold)) {
923                         iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
924                                         APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
925                                         ~APMG_PS_CTRL_MSK_PWR_SRC);
926                         iwl_release_nic_access(priv);
927
928                         iwl_poll_bit(priv, CSR_GPIO_IN,
929                                      CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
930                                      CSR_GPIO_IN_BIT_AUX_POWER, 5000);
931                 } else {
932                         iwl_release_nic_access(priv);
933                 }
934         } else {
935                 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
936                                 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
937                                 ~APMG_PS_CTRL_MSK_PWR_SRC);
938
939                 iwl_release_nic_access(priv);
940                 iwl_poll_bit(priv, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC,
941                              CSR_GPIO_IN_BIT_AUX_POWER, 5000);  /* uS */
942         }
943         spin_unlock_irqrestore(&priv->lock, flags);
944
945         return ret;
946 }
947
948 static int iwl3945_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
949 {
950         int rc;
951         unsigned long flags;
952
953         spin_lock_irqsave(&priv->lock, flags);
954         rc = iwl_grab_nic_access(priv);
955         if (rc) {
956                 spin_unlock_irqrestore(&priv->lock, flags);
957                 return rc;
958         }
959
960         iwl_write_direct32(priv, FH39_RCSR_RBD_BASE(0), rxq->dma_addr);
961         iwl_write_direct32(priv, FH39_RCSR_RPTR_ADDR(0), rxq->rb_stts_dma);
962         iwl_write_direct32(priv, FH39_RCSR_WPTR(0), 0);
963         iwl_write_direct32(priv, FH39_RCSR_CONFIG(0),
964                 FH39_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
965                 FH39_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
966                 FH39_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
967                 FH39_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 |
968                 (RX_QUEUE_SIZE_LOG << FH39_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE) |
969                 FH39_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST |
970                 (1 << FH39_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH) |
971                 FH39_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
972
973         /* fake read to flush all prev I/O */
974         iwl_read_direct32(priv, FH39_RSSR_CTRL);
975
976         iwl_release_nic_access(priv);
977         spin_unlock_irqrestore(&priv->lock, flags);
978
979         return 0;
980 }
981
982 static int iwl3945_tx_reset(struct iwl_priv *priv)
983 {
984         int rc;
985         unsigned long flags;
986
987         spin_lock_irqsave(&priv->lock, flags);
988         rc = iwl_grab_nic_access(priv);
989         if (rc) {
990                 spin_unlock_irqrestore(&priv->lock, flags);
991                 return rc;
992         }
993
994         /* bypass mode */
995         iwl_write_prph(priv, ALM_SCD_MODE_REG, 0x2);
996
997         /* RA 0 is active */
998         iwl_write_prph(priv, ALM_SCD_ARASTAT_REG, 0x01);
999
1000         /* all 6 fifo are active */
1001         iwl_write_prph(priv, ALM_SCD_TXFACT_REG, 0x3f);
1002
1003         iwl_write_prph(priv, ALM_SCD_SBYP_MODE_1_REG, 0x010000);
1004         iwl_write_prph(priv, ALM_SCD_SBYP_MODE_2_REG, 0x030002);
1005         iwl_write_prph(priv, ALM_SCD_TXF4MF_REG, 0x000004);
1006         iwl_write_prph(priv, ALM_SCD_TXF5MF_REG, 0x000005);
1007
1008         iwl_write_direct32(priv, FH39_TSSR_CBB_BASE,
1009                              priv->shared_phys);
1010
1011         iwl_write_direct32(priv, FH39_TSSR_MSG_CONFIG,
1012                 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
1013                 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
1014                 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
1015                 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
1016                 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
1017                 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
1018                 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
1019
1020         iwl_release_nic_access(priv);
1021         spin_unlock_irqrestore(&priv->lock, flags);
1022
1023         return 0;
1024 }
1025
1026 /**
1027  * iwl3945_txq_ctx_reset - Reset TX queue context
1028  *
1029  * Destroys all DMA structures and initialize them again
1030  */
1031 static int iwl3945_txq_ctx_reset(struct iwl_priv *priv)
1032 {
1033         int rc;
1034         int txq_id, slots_num;
1035
1036         iwl3945_hw_txq_ctx_free(priv);
1037
1038         /* Tx CMD queue */
1039         rc = iwl3945_tx_reset(priv);
1040         if (rc)
1041                 goto error;
1042
1043         /* Tx queue(s) */
1044         for (txq_id = 0; txq_id <= priv->hw_params.max_txq_num; txq_id++) {
1045                 slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
1046                                 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
1047                 rc = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
1048                                        txq_id);
1049                 if (rc) {
1050                         IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
1051                         goto error;
1052                 }
1053         }
1054
1055         return rc;
1056
1057  error:
1058         iwl3945_hw_txq_ctx_free(priv);
1059         return rc;
1060 }
1061
1062 static int iwl3945_apm_init(struct iwl_priv *priv)
1063 {
1064         int ret = 0;
1065
1066         iwl_power_initialize(priv);
1067
1068         iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
1069                           CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
1070
1071         /* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */
1072         iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
1073                           CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
1074
1075         /* set "initialization complete" bit to move adapter
1076         * D0U* --> D0A* state */
1077         iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
1078
1079         ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
1080                             CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
1081         if (ret < 0) {
1082                 IWL_DEBUG_INFO(priv, "Failed to init the card\n");
1083                 goto out;
1084         }
1085
1086         ret = iwl_grab_nic_access(priv);
1087         if (ret)
1088                 goto out;
1089
1090         /* enable DMA */
1091         iwl_write_prph(priv, APMG_CLK_CTRL_REG, APMG_CLK_VAL_DMA_CLK_RQT |
1092                                                 APMG_CLK_VAL_BSM_CLK_RQT);
1093
1094         udelay(20);
1095
1096         /* disable L1-Active */
1097         iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
1098                           APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
1099
1100         iwl_release_nic_access(priv);
1101 out:
1102         return ret;
1103 }
1104
1105 static void iwl3945_nic_config(struct iwl_priv *priv)
1106 {
1107         struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
1108         unsigned long flags;
1109         u8 rev_id = 0;
1110
1111         spin_lock_irqsave(&priv->lock, flags);
1112
1113         /* Determine HW type */
1114         pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &rev_id);
1115
1116         IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", rev_id);
1117
1118         if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
1119                 IWL_DEBUG_INFO(priv, "RTP type \n");
1120         else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
1121                 IWL_DEBUG_INFO(priv, "3945 RADIO-MB type\n");
1122                 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
1123                             CSR39_HW_IF_CONFIG_REG_BIT_3945_MB);
1124         } else {
1125                 IWL_DEBUG_INFO(priv, "3945 RADIO-MM type\n");
1126                 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
1127                             CSR39_HW_IF_CONFIG_REG_BIT_3945_MM);
1128         }
1129
1130         if (EEPROM_SKU_CAP_OP_MODE_MRC == eeprom->sku_cap) {
1131                 IWL_DEBUG_INFO(priv, "SKU OP mode is mrc\n");
1132                 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
1133                             CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC);
1134         } else
1135                 IWL_DEBUG_INFO(priv, "SKU OP mode is basic\n");
1136
1137         if ((eeprom->board_revision & 0xF0) == 0xD0) {
1138                 IWL_DEBUG_INFO(priv, "3945ABG revision is 0x%X\n",
1139                                eeprom->board_revision);
1140                 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
1141                             CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
1142         } else {
1143                 IWL_DEBUG_INFO(priv, "3945ABG revision is 0x%X\n",
1144                                eeprom->board_revision);
1145                 iwl_clear_bit(priv, CSR_HW_IF_CONFIG_REG,
1146                               CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
1147         }
1148
1149         if (eeprom->almgor_m_version <= 1) {
1150                 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
1151                             CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
1152                 IWL_DEBUG_INFO(priv, "Card M type A version is 0x%X\n",
1153                                eeprom->almgor_m_version);
1154         } else {
1155                 IWL_DEBUG_INFO(priv, "Card M type B version is 0x%X\n",
1156                                eeprom->almgor_m_version);
1157                 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
1158                             CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
1159         }
1160         spin_unlock_irqrestore(&priv->lock, flags);
1161
1162         if (eeprom->sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
1163                 IWL_DEBUG_RF_KILL(priv, "SW RF KILL supported in EEPROM.\n");
1164
1165         if (eeprom->sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
1166                 IWL_DEBUG_RF_KILL(priv, "HW RF KILL supported in EEPROM.\n");
1167 }
1168
1169 int iwl3945_hw_nic_init(struct iwl_priv *priv)
1170 {
1171         int rc;
1172         unsigned long flags;
1173         struct iwl_rx_queue *rxq = &priv->rxq;
1174
1175         spin_lock_irqsave(&priv->lock, flags);
1176         priv->cfg->ops->lib->apm_ops.init(priv);
1177         spin_unlock_irqrestore(&priv->lock, flags);
1178
1179         rc = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
1180         if (rc)
1181                 return rc;
1182
1183         priv->cfg->ops->lib->apm_ops.config(priv);
1184
1185         /* Allocate the RX queue, or reset if it is already allocated */
1186         if (!rxq->bd) {
1187                 rc = iwl_rx_queue_alloc(priv);
1188                 if (rc) {
1189                         IWL_ERR(priv, "Unable to initialize Rx queue\n");
1190                         return -ENOMEM;
1191                 }
1192         } else
1193                 iwl3945_rx_queue_reset(priv, rxq);
1194
1195         iwl3945_rx_replenish(priv);
1196
1197         iwl3945_rx_init(priv, rxq);
1198
1199         spin_lock_irqsave(&priv->lock, flags);
1200
1201         /* Look at using this instead:
1202         rxq->need_update = 1;
1203         iwl_rx_queue_update_write_ptr(priv, rxq);
1204         */
1205
1206         rc = iwl_grab_nic_access(priv);
1207         if (rc) {
1208                 spin_unlock_irqrestore(&priv->lock, flags);
1209                 return rc;
1210         }
1211         iwl_write_direct32(priv, FH39_RCSR_WPTR(0), rxq->write & ~7);
1212         iwl_release_nic_access(priv);
1213
1214         spin_unlock_irqrestore(&priv->lock, flags);
1215
1216         rc = iwl3945_txq_ctx_reset(priv);
1217         if (rc)
1218                 return rc;
1219
1220         set_bit(STATUS_INIT, &priv->status);
1221
1222         return 0;
1223 }
1224
1225 /**
1226  * iwl3945_hw_txq_ctx_free - Free TXQ Context
1227  *
1228  * Destroy all TX DMA queues and structures
1229  */
1230 void iwl3945_hw_txq_ctx_free(struct iwl_priv *priv)
1231 {
1232         int txq_id;
1233
1234         /* Tx queues */
1235         for (txq_id = 0; txq_id <= priv->hw_params.max_txq_num; txq_id++)
1236                 if (txq_id == IWL_CMD_QUEUE_NUM)
1237                         iwl_cmd_queue_free(priv);
1238                 else
1239                         iwl_tx_queue_free(priv, txq_id);
1240
1241 }
1242
1243 void iwl3945_hw_txq_ctx_stop(struct iwl_priv *priv)
1244 {
1245         int txq_id;
1246         unsigned long flags;
1247
1248         spin_lock_irqsave(&priv->lock, flags);
1249         if (iwl_grab_nic_access(priv)) {
1250                 spin_unlock_irqrestore(&priv->lock, flags);
1251                 iwl3945_hw_txq_ctx_free(priv);
1252                 return;
1253         }
1254
1255         /* stop SCD */
1256         iwl_write_prph(priv, ALM_SCD_MODE_REG, 0);
1257
1258         /* reset TFD queues */
1259         for (txq_id = 0; txq_id <= priv->hw_params.max_txq_num; txq_id++) {
1260                 iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id), 0x0);
1261                 iwl_poll_direct_bit(priv, FH39_TSSR_TX_STATUS,
1262                                 FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(txq_id),
1263                                 1000);
1264         }
1265
1266         iwl_release_nic_access(priv);
1267         spin_unlock_irqrestore(&priv->lock, flags);
1268
1269         iwl3945_hw_txq_ctx_free(priv);
1270 }
1271
1272 static int iwl3945_apm_stop_master(struct iwl_priv *priv)
1273 {
1274         int ret = 0;
1275         unsigned long flags;
1276
1277         spin_lock_irqsave(&priv->lock, flags);
1278
1279         /* set stop master bit */
1280         iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
1281
1282         iwl_poll_direct_bit(priv, CSR_RESET,
1283                             CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
1284
1285         if (ret < 0)
1286                 goto out;
1287
1288 out:
1289         spin_unlock_irqrestore(&priv->lock, flags);
1290         IWL_DEBUG_INFO(priv, "stop master\n");
1291
1292         return ret;
1293 }
1294
1295 static void iwl3945_apm_stop(struct iwl_priv *priv)
1296 {
1297         unsigned long flags;
1298
1299         iwl3945_apm_stop_master(priv);
1300
1301         spin_lock_irqsave(&priv->lock, flags);
1302
1303         iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
1304
1305         udelay(10);
1306         /* clear "init complete"  move adapter D0A* --> D0U state */
1307         iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
1308         spin_unlock_irqrestore(&priv->lock, flags);
1309 }
1310
1311 static int iwl3945_apm_reset(struct iwl_priv *priv)
1312 {
1313         int rc;
1314         unsigned long flags;
1315
1316         iwl3945_apm_stop_master(priv);
1317
1318         spin_lock_irqsave(&priv->lock, flags);
1319
1320         iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
1321         udelay(10);
1322
1323         iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
1324
1325         iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
1326                          CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
1327
1328         rc = iwl_grab_nic_access(priv);
1329         if (!rc) {
1330                 iwl_write_prph(priv, APMG_CLK_CTRL_REG,
1331                                          APMG_CLK_VAL_BSM_CLK_RQT);
1332
1333                 iwl_write_prph(priv, APMG_RTC_INT_MSK_REG, 0x0);
1334                 iwl_write_prph(priv, APMG_RTC_INT_STT_REG,
1335                                         0xFFFFFFFF);
1336
1337                 /* enable DMA */
1338                 iwl_write_prph(priv, APMG_CLK_EN_REG,
1339                                          APMG_CLK_VAL_DMA_CLK_RQT |
1340                                          APMG_CLK_VAL_BSM_CLK_RQT);
1341                 udelay(10);
1342
1343                 iwl_set_bits_prph(priv, APMG_PS_CTRL_REG,
1344                                 APMG_PS_CTRL_VAL_RESET_REQ);
1345                 udelay(5);
1346                 iwl_clear_bits_prph(priv, APMG_PS_CTRL_REG,
1347                                 APMG_PS_CTRL_VAL_RESET_REQ);
1348                 iwl_release_nic_access(priv);
1349         }
1350
1351         /* Clear the 'host command active' bit... */
1352         clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
1353
1354         wake_up_interruptible(&priv->wait_command_queue);
1355         spin_unlock_irqrestore(&priv->lock, flags);
1356
1357         return rc;
1358 }
1359
1360 /**
1361  * iwl3945_hw_reg_adjust_power_by_temp
1362  * return index delta into power gain settings table
1363 */
1364 static int iwl3945_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
1365 {
1366         return (new_reading - old_reading) * (-11) / 100;
1367 }
1368
1369 /**
1370  * iwl3945_hw_reg_temp_out_of_range - Keep temperature in sane range
1371  */
1372 static inline int iwl3945_hw_reg_temp_out_of_range(int temperature)
1373 {
1374         return ((temperature < -260) || (temperature > 25)) ? 1 : 0;
1375 }
1376
1377 int iwl3945_hw_get_temperature(struct iwl_priv *priv)
1378 {
1379         return iwl_read32(priv, CSR_UCODE_DRV_GP2);
1380 }
1381
1382 /**
1383  * iwl3945_hw_reg_txpower_get_temperature
1384  * get the current temperature by reading from NIC
1385 */
1386 static int iwl3945_hw_reg_txpower_get_temperature(struct iwl_priv *priv)
1387 {
1388         struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
1389         int temperature;
1390
1391         temperature = iwl3945_hw_get_temperature(priv);
1392
1393         /* driver's okay range is -260 to +25.
1394          *   human readable okay range is 0 to +285 */
1395         IWL_DEBUG_INFO(priv, "Temperature: %d\n", temperature + IWL_TEMP_CONVERT);
1396
1397         /* handle insane temp reading */
1398         if (iwl3945_hw_reg_temp_out_of_range(temperature)) {
1399                 IWL_ERR(priv, "Error bad temperature value  %d\n", temperature);
1400
1401                 /* if really really hot(?),
1402                  *   substitute the 3rd band/group's temp measured at factory */
1403                 if (priv->last_temperature > 100)
1404                         temperature = eeprom->groups[2].temperature;
1405                 else /* else use most recent "sane" value from driver */
1406                         temperature = priv->last_temperature;
1407         }
1408
1409         return temperature;     /* raw, not "human readable" */
1410 }
1411
1412 /* Adjust Txpower only if temperature variance is greater than threshold.
1413  *
1414  * Both are lower than older versions' 9 degrees */
1415 #define IWL_TEMPERATURE_LIMIT_TIMER   6
1416
1417 /**
1418  * is_temp_calib_needed - determines if new calibration is needed
1419  *
1420  * records new temperature in tx_mgr->temperature.
1421  * replaces tx_mgr->last_temperature *only* if calib needed
1422  *    (assumes caller will actually do the calibration!). */
1423 static int is_temp_calib_needed(struct iwl_priv *priv)
1424 {
1425         int temp_diff;
1426
1427         priv->temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
1428         temp_diff = priv->temperature - priv->last_temperature;
1429
1430         /* get absolute value */
1431         if (temp_diff < 0) {
1432                 IWL_DEBUG_POWER(priv, "Getting cooler, delta %d,\n", temp_diff);
1433                 temp_diff = -temp_diff;
1434         } else if (temp_diff == 0)
1435                 IWL_DEBUG_POWER(priv, "Same temp,\n");
1436         else
1437                 IWL_DEBUG_POWER(priv, "Getting warmer, delta %d,\n", temp_diff);
1438
1439         /* if we don't need calibration, *don't* update last_temperature */
1440         if (temp_diff < IWL_TEMPERATURE_LIMIT_TIMER) {
1441                 IWL_DEBUG_POWER(priv, "Timed thermal calib not needed\n");
1442                 return 0;
1443         }
1444
1445         IWL_DEBUG_POWER(priv, "Timed thermal calib needed\n");
1446
1447         /* assume that caller will actually do calib ...
1448          *   update the "last temperature" value */
1449         priv->last_temperature = priv->temperature;
1450         return 1;
1451 }
1452
1453 #define IWL_MAX_GAIN_ENTRIES 78
1454 #define IWL_CCK_FROM_OFDM_POWER_DIFF  -5
1455 #define IWL_CCK_FROM_OFDM_INDEX_DIFF (10)
1456
1457 /* radio and DSP power table, each step is 1/2 dB.
1458  * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
1459 static struct iwl3945_tx_power power_gain_table[2][IWL_MAX_GAIN_ENTRIES] = {
1460         {
1461          {251, 127},            /* 2.4 GHz, highest power */
1462          {251, 127},
1463          {251, 127},
1464          {251, 127},
1465          {251, 125},
1466          {251, 110},
1467          {251, 105},
1468          {251, 98},
1469          {187, 125},
1470          {187, 115},
1471          {187, 108},
1472          {187, 99},
1473          {243, 119},
1474          {243, 111},
1475          {243, 105},
1476          {243, 97},
1477          {243, 92},
1478          {211, 106},
1479          {211, 100},
1480          {179, 120},
1481          {179, 113},
1482          {179, 107},
1483          {147, 125},
1484          {147, 119},
1485          {147, 112},
1486          {147, 106},
1487          {147, 101},
1488          {147, 97},
1489          {147, 91},
1490          {115, 107},
1491          {235, 121},
1492          {235, 115},
1493          {235, 109},
1494          {203, 127},
1495          {203, 121},
1496          {203, 115},
1497          {203, 108},
1498          {203, 102},
1499          {203, 96},
1500          {203, 92},
1501          {171, 110},
1502          {171, 104},
1503          {171, 98},
1504          {139, 116},
1505          {227, 125},
1506          {227, 119},
1507          {227, 113},
1508          {227, 107},
1509          {227, 101},
1510          {227, 96},
1511          {195, 113},
1512          {195, 106},
1513          {195, 102},
1514          {195, 95},
1515          {163, 113},
1516          {163, 106},
1517          {163, 102},
1518          {163, 95},
1519          {131, 113},
1520          {131, 106},
1521          {131, 102},
1522          {131, 95},
1523          {99, 113},
1524          {99, 106},
1525          {99, 102},
1526          {99, 95},
1527          {67, 113},
1528          {67, 106},
1529          {67, 102},
1530          {67, 95},
1531          {35, 113},
1532          {35, 106},
1533          {35, 102},
1534          {35, 95},
1535          {3, 113},
1536          {3, 106},
1537          {3, 102},
1538          {3, 95} },             /* 2.4 GHz, lowest power */
1539         {
1540          {251, 127},            /* 5.x GHz, highest power */
1541          {251, 120},
1542          {251, 114},
1543          {219, 119},
1544          {219, 101},
1545          {187, 113},
1546          {187, 102},
1547          {155, 114},
1548          {155, 103},
1549          {123, 117},
1550          {123, 107},
1551          {123, 99},
1552          {123, 92},
1553          {91, 108},
1554          {59, 125},
1555          {59, 118},
1556          {59, 109},
1557          {59, 102},
1558          {59, 96},
1559          {59, 90},
1560          {27, 104},
1561          {27, 98},
1562          {27, 92},
1563          {115, 118},
1564          {115, 111},
1565          {115, 104},
1566          {83, 126},
1567          {83, 121},
1568          {83, 113},
1569          {83, 105},
1570          {83, 99},
1571          {51, 118},
1572          {51, 111},
1573          {51, 104},
1574          {51, 98},
1575          {19, 116},
1576          {19, 109},
1577          {19, 102},
1578          {19, 98},
1579          {19, 93},
1580          {171, 113},
1581          {171, 107},
1582          {171, 99},
1583          {139, 120},
1584          {139, 113},
1585          {139, 107},
1586          {139, 99},
1587          {107, 120},
1588          {107, 113},
1589          {107, 107},
1590          {107, 99},
1591          {75, 120},
1592          {75, 113},
1593          {75, 107},
1594          {75, 99},
1595          {43, 120},
1596          {43, 113},
1597          {43, 107},
1598          {43, 99},
1599          {11, 120},
1600          {11, 113},
1601          {11, 107},
1602          {11, 99},
1603          {131, 107},
1604          {131, 99},
1605          {99, 120},
1606          {99, 113},
1607          {99, 107},
1608          {99, 99},
1609          {67, 120},
1610          {67, 113},
1611          {67, 107},
1612          {67, 99},
1613          {35, 120},
1614          {35, 113},
1615          {35, 107},
1616          {35, 99},
1617          {3, 120} }             /* 5.x GHz, lowest power */
1618 };
1619
1620 static inline u8 iwl3945_hw_reg_fix_power_index(int index)
1621 {
1622         if (index < 0)
1623                 return 0;
1624         if (index >= IWL_MAX_GAIN_ENTRIES)
1625                 return IWL_MAX_GAIN_ENTRIES - 1;
1626         return (u8) index;
1627 }
1628
1629 /* Kick off thermal recalibration check every 60 seconds */
1630 #define REG_RECALIB_PERIOD (60)
1631
1632 /**
1633  * iwl3945_hw_reg_set_scan_power - Set Tx power for scan probe requests
1634  *
1635  * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
1636  * or 6 Mbit (OFDM) rates.
1637  */
1638 static void iwl3945_hw_reg_set_scan_power(struct iwl_priv *priv, u32 scan_tbl_index,
1639                                s32 rate_index, const s8 *clip_pwrs,
1640                                struct iwl_channel_info *ch_info,
1641                                int band_index)
1642 {
1643         struct iwl3945_scan_power_info *scan_power_info;
1644         s8 power;
1645         u8 power_index;
1646
1647         scan_power_info = &ch_info->scan_pwr_info[scan_tbl_index];
1648
1649         /* use this channel group's 6Mbit clipping/saturation pwr,
1650          *   but cap at regulatory scan power restriction (set during init
1651          *   based on eeprom channel data) for this channel.  */
1652         power = min(ch_info->scan_power, clip_pwrs[IWL_RATE_6M_INDEX_TABLE]);
1653
1654         /* further limit to user's max power preference.
1655          * FIXME:  Other spectrum management power limitations do not
1656          *   seem to apply?? */
1657         power = min(power, priv->tx_power_user_lmt);
1658         scan_power_info->requested_power = power;
1659
1660         /* find difference between new scan *power* and current "normal"
1661          *   Tx *power* for 6Mb.  Use this difference (x2) to adjust the
1662          *   current "normal" temperature-compensated Tx power *index* for
1663          *   this rate (1Mb or 6Mb) to yield new temp-compensated scan power
1664          *   *index*. */
1665         power_index = ch_info->power_info[rate_index].power_table_index
1666             - (power - ch_info->power_info
1667                [IWL_RATE_6M_INDEX_TABLE].requested_power) * 2;
1668
1669         /* store reference index that we use when adjusting *all* scan
1670          *   powers.  So we can accommodate user (all channel) or spectrum
1671          *   management (single channel) power changes "between" temperature
1672          *   feedback compensation procedures.
1673          * don't force fit this reference index into gain table; it may be a
1674          *   negative number.  This will help avoid errors when we're at
1675          *   the lower bounds (highest gains, for warmest temperatures)
1676          *   of the table. */
1677
1678         /* don't exceed table bounds for "real" setting */
1679         power_index = iwl3945_hw_reg_fix_power_index(power_index);
1680
1681         scan_power_info->power_table_index = power_index;
1682         scan_power_info->tpc.tx_gain =
1683             power_gain_table[band_index][power_index].tx_gain;
1684         scan_power_info->tpc.dsp_atten =
1685             power_gain_table[band_index][power_index].dsp_atten;
1686 }
1687
1688 /**
1689  * iwl3945_send_tx_power - fill in Tx Power command with gain settings
1690  *
1691  * Configures power settings for all rates for the current channel,
1692  * using values from channel info struct, and send to NIC
1693  */
1694 static int iwl3945_send_tx_power(struct iwl_priv *priv)
1695 {
1696         int rate_idx, i;
1697         const struct iwl_channel_info *ch_info = NULL;
1698         struct iwl3945_txpowertable_cmd txpower = {
1699                 .channel = priv->active_rxon.channel,
1700         };
1701
1702         txpower.band = (priv->band == IEEE80211_BAND_5GHZ) ? 0 : 1;
1703         ch_info = iwl_get_channel_info(priv,
1704                                        priv->band,
1705                                        le16_to_cpu(priv->active_rxon.channel));
1706         if (!ch_info) {
1707                 IWL_ERR(priv,
1708                         "Failed to get channel info for channel %d [%d]\n",
1709                         le16_to_cpu(priv->active_rxon.channel), priv->band);
1710                 return -EINVAL;
1711         }
1712
1713         if (!is_channel_valid(ch_info)) {
1714                 IWL_DEBUG_POWER(priv, "Not calling TX_PWR_TABLE_CMD on "
1715                                 "non-Tx channel.\n");
1716                 return 0;
1717         }
1718
1719         /* fill cmd with power settings for all rates for current channel */
1720         /* Fill OFDM rate */
1721         for (rate_idx = IWL_FIRST_OFDM_RATE, i = 0;
1722              rate_idx <= IWL39_LAST_OFDM_RATE; rate_idx++, i++) {
1723
1724                 txpower.power[i].tpc = ch_info->power_info[i].tpc;
1725                 txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
1726
1727                 IWL_DEBUG_POWER(priv, "ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
1728                                 le16_to_cpu(txpower.channel),
1729                                 txpower.band,
1730                                 txpower.power[i].tpc.tx_gain,
1731                                 txpower.power[i].tpc.dsp_atten,
1732                                 txpower.power[i].rate);
1733         }
1734         /* Fill CCK rates */
1735         for (rate_idx = IWL_FIRST_CCK_RATE;
1736              rate_idx <= IWL_LAST_CCK_RATE; rate_idx++, i++) {
1737                 txpower.power[i].tpc = ch_info->power_info[i].tpc;
1738                 txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
1739
1740                 IWL_DEBUG_POWER(priv, "ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
1741                                 le16_to_cpu(txpower.channel),
1742                                 txpower.band,
1743                                 txpower.power[i].tpc.tx_gain,
1744                                 txpower.power[i].tpc.dsp_atten,
1745                                 txpower.power[i].rate);
1746         }
1747
1748         return iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD,
1749                                 sizeof(struct iwl3945_txpowertable_cmd),
1750                                 &txpower);
1751
1752 }
1753
1754 /**
1755  * iwl3945_hw_reg_set_new_power - Configures power tables at new levels
1756  * @ch_info: Channel to update.  Uses power_info.requested_power.
1757  *
1758  * Replace requested_power and base_power_index ch_info fields for
1759  * one channel.
1760  *
1761  * Called if user or spectrum management changes power preferences.
1762  * Takes into account h/w and modulation limitations (clip power).
1763  *
1764  * This does *not* send anything to NIC, just sets up ch_info for one channel.
1765  *
1766  * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
1767  *       properly fill out the scan powers, and actual h/w gain settings,
1768  *       and send changes to NIC
1769  */
1770 static int iwl3945_hw_reg_set_new_power(struct iwl_priv *priv,
1771                              struct iwl_channel_info *ch_info)
1772 {
1773         struct iwl3945_channel_power_info *power_info;
1774         int power_changed = 0;
1775         int i;
1776         const s8 *clip_pwrs;
1777         int power;
1778
1779         /* Get this chnlgrp's rate-to-max/clip-powers table */
1780         clip_pwrs = priv->clip39_groups[ch_info->group_index].clip_powers;
1781
1782         /* Get this channel's rate-to-current-power settings table */
1783         power_info = ch_info->power_info;
1784
1785         /* update OFDM Txpower settings */
1786         for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE;
1787              i++, ++power_info) {
1788                 int delta_idx;
1789
1790                 /* limit new power to be no more than h/w capability */
1791                 power = min(ch_info->curr_txpow, clip_pwrs[i]);
1792                 if (power == power_info->requested_power)
1793                         continue;
1794
1795                 /* find difference between old and new requested powers,
1796                  *    update base (non-temp-compensated) power index */
1797                 delta_idx = (power - power_info->requested_power) * 2;
1798                 power_info->base_power_index -= delta_idx;
1799
1800                 /* save new requested power value */
1801                 power_info->requested_power = power;
1802
1803                 power_changed = 1;
1804         }
1805
1806         /* update CCK Txpower settings, based on OFDM 12M setting ...
1807          *    ... all CCK power settings for a given channel are the *same*. */
1808         if (power_changed) {
1809                 power =
1810                     ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
1811                     requested_power + IWL_CCK_FROM_OFDM_POWER_DIFF;
1812
1813                 /* do all CCK rates' iwl3945_channel_power_info structures */
1814                 for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++) {
1815                         power_info->requested_power = power;
1816                         power_info->base_power_index =
1817                             ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
1818                             base_power_index + IWL_CCK_FROM_OFDM_INDEX_DIFF;
1819                         ++power_info;
1820                 }
1821         }
1822
1823         return 0;
1824 }
1825
1826 /**
1827  * iwl3945_hw_reg_get_ch_txpower_limit - returns new power limit for channel
1828  *
1829  * NOTE: Returned power limit may be less (but not more) than requested,
1830  *       based strictly on regulatory (eeprom and spectrum mgt) limitations
1831  *       (no consideration for h/w clipping limitations).
1832  */
1833 static int iwl3945_hw_reg_get_ch_txpower_limit(struct iwl_channel_info *ch_info)
1834 {
1835         s8 max_power;
1836
1837 #if 0
1838         /* if we're using TGd limits, use lower of TGd or EEPROM */
1839         if (ch_info->tgd_data.max_power != 0)
1840                 max_power = min(ch_info->tgd_data.max_power,
1841                                 ch_info->eeprom.max_power_avg);
1842
1843         /* else just use EEPROM limits */
1844         else
1845 #endif
1846                 max_power = ch_info->eeprom.max_power_avg;
1847
1848         return min(max_power, ch_info->max_power_avg);
1849 }
1850
1851 /**
1852  * iwl3945_hw_reg_comp_txpower_temp - Compensate for temperature
1853  *
1854  * Compensate txpower settings of *all* channels for temperature.
1855  * This only accounts for the difference between current temperature
1856  *   and the factory calibration temperatures, and bases the new settings
1857  *   on the channel's base_power_index.
1858  *
1859  * If RxOn is "associated", this sends the new Txpower to NIC!
1860  */
1861 static int iwl3945_hw_reg_comp_txpower_temp(struct iwl_priv *priv)
1862 {
1863         struct iwl_channel_info *ch_info = NULL;
1864         struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
1865         int delta_index;
1866         const s8 *clip_pwrs; /* array of h/w max power levels for each rate */
1867         u8 a_band;
1868         u8 rate_index;
1869         u8 scan_tbl_index;
1870         u8 i;
1871         int ref_temp;
1872         int temperature = priv->temperature;
1873
1874         /* set up new Tx power info for each and every channel, 2.4 and 5.x */
1875         for (i = 0; i < priv->channel_count; i++) {
1876                 ch_info = &priv->channel_info[i];
1877                 a_band = is_channel_a_band(ch_info);
1878
1879                 /* Get this chnlgrp's factory calibration temperature */
1880                 ref_temp = (s16)eeprom->groups[ch_info->group_index].
1881                     temperature;
1882
1883                 /* get power index adjustment based on current and factory
1884                  * temps */
1885                 delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
1886                                                               ref_temp);
1887
1888                 /* set tx power value for all rates, OFDM and CCK */
1889                 for (rate_index = 0; rate_index < IWL_RATE_COUNT;
1890                      rate_index++) {
1891                         int power_idx =
1892                             ch_info->power_info[rate_index].base_power_index;
1893
1894                         /* temperature compensate */
1895                         power_idx += delta_index;
1896
1897                         /* stay within table range */
1898                         power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
1899                         ch_info->power_info[rate_index].
1900                             power_table_index = (u8) power_idx;
1901                         ch_info->power_info[rate_index].tpc =
1902                             power_gain_table[a_band][power_idx];
1903                 }
1904
1905                 /* Get this chnlgrp's rate-to-max/clip-powers table */
1906                 clip_pwrs = priv->clip39_groups[ch_info->group_index].clip_powers;
1907
1908                 /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
1909                 for (scan_tbl_index = 0;
1910                      scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
1911                         s32 actual_index = (scan_tbl_index == 0) ?
1912                             IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
1913                         iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
1914                                            actual_index, clip_pwrs,
1915                                            ch_info, a_band);
1916                 }
1917         }
1918
1919         /* send Txpower command for current channel to ucode */
1920         return priv->cfg->ops->lib->send_tx_power(priv);
1921 }
1922
1923 int iwl3945_hw_reg_set_txpower(struct iwl_priv *priv, s8 power)
1924 {
1925         struct iwl_channel_info *ch_info;
1926         s8 max_power;
1927         u8 a_band;
1928         u8 i;
1929
1930         if (priv->tx_power_user_lmt == power) {
1931                 IWL_DEBUG_POWER(priv, "Requested Tx power same as current "
1932                                 "limit: %ddBm.\n", power);
1933                 return 0;
1934         }
1935
1936         IWL_DEBUG_POWER(priv, "Setting upper limit clamp to %ddBm.\n", power);
1937         priv->tx_power_user_lmt = power;
1938
1939         /* set up new Tx powers for each and every channel, 2.4 and 5.x */
1940
1941         for (i = 0; i < priv->channel_count; i++) {
1942                 ch_info = &priv->channel_info[i];
1943                 a_band = is_channel_a_band(ch_info);
1944
1945                 /* find minimum power of all user and regulatory constraints
1946                  *    (does not consider h/w clipping limitations) */
1947                 max_power = iwl3945_hw_reg_get_ch_txpower_limit(ch_info);
1948                 max_power = min(power, max_power);
1949                 if (max_power != ch_info->curr_txpow) {
1950                         ch_info->curr_txpow = max_power;
1951
1952                         /* this considers the h/w clipping limitations */
1953                         iwl3945_hw_reg_set_new_power(priv, ch_info);
1954                 }
1955         }
1956
1957         /* update txpower settings for all channels,
1958          *   send to NIC if associated. */
1959         is_temp_calib_needed(priv);
1960         iwl3945_hw_reg_comp_txpower_temp(priv);
1961
1962         return 0;
1963 }
1964
1965 static int iwl3945_send_rxon_assoc(struct iwl_priv *priv)
1966 {
1967         int rc = 0;
1968         struct iwl_rx_packet *res = NULL;
1969         struct iwl3945_rxon_assoc_cmd rxon_assoc;
1970         struct iwl_host_cmd cmd = {
1971                 .id = REPLY_RXON_ASSOC,
1972                 .len = sizeof(rxon_assoc),
1973                 .meta.flags = CMD_WANT_SKB,
1974                 .data = &rxon_assoc,
1975         };
1976         const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
1977         const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
1978
1979         if ((rxon1->flags == rxon2->flags) &&
1980             (rxon1->filter_flags == rxon2->filter_flags) &&
1981             (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
1982             (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
1983                 IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC.  Not resending.\n");
1984                 return 0;
1985         }
1986
1987         rxon_assoc.flags = priv->staging_rxon.flags;
1988         rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
1989         rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
1990         rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
1991         rxon_assoc.reserved = 0;
1992
1993         rc = iwl_send_cmd_sync(priv, &cmd);
1994         if (rc)
1995                 return rc;
1996
1997         res = (struct iwl_rx_packet *)cmd.meta.u.skb->data;
1998         if (res->hdr.flags & IWL_CMD_FAILED_MSK) {
1999                 IWL_ERR(priv, "Bad return from REPLY_RXON_ASSOC command\n");
2000                 rc = -EIO;
2001         }
2002
2003         priv->alloc_rxb_skb--;
2004         dev_kfree_skb_any(cmd.meta.u.skb);
2005
2006         return rc;
2007 }
2008
2009 /**
2010  * iwl3945_commit_rxon - commit staging_rxon to hardware
2011  *
2012  * The RXON command in staging_rxon is committed to the hardware and
2013  * the active_rxon structure is updated with the new data.  This
2014  * function correctly transitions out of the RXON_ASSOC_MSK state if
2015  * a HW tune is required based on the RXON structure changes.
2016  */
2017 static int iwl3945_commit_rxon(struct iwl_priv *priv)
2018 {
2019         /* cast away the const for active_rxon in this function */
2020         struct iwl3945_rxon_cmd *active_rxon = (void *)&priv->active_rxon;
2021         struct iwl3945_rxon_cmd *staging_rxon = (void *)&priv->staging_rxon;
2022         int rc = 0;
2023         bool new_assoc =
2024                 !!(priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK);
2025
2026         if (!iwl_is_alive(priv))
2027                 return -1;
2028
2029         /* always get timestamp with Rx frame */
2030         staging_rxon->flags |= RXON_FLG_TSF2HOST_MSK;
2031
2032         /* select antenna */
2033         staging_rxon->flags &=
2034             ~(RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_SEL_MSK);
2035         staging_rxon->flags |= iwl3945_get_antenna_flags(priv);
2036
2037         rc = iwl_check_rxon_cmd(priv);
2038         if (rc) {
2039                 IWL_ERR(priv, "Invalid RXON configuration.  Not committing.\n");
2040                 return -EINVAL;
2041         }
2042
2043         /* If we don't need to send a full RXON, we can use
2044          * iwl3945_rxon_assoc_cmd which is used to reconfigure filter
2045          * and other flags for the current radio configuration. */
2046         if (!iwl_full_rxon_required(priv)) {
2047                 rc = iwl_send_rxon_assoc(priv);
2048                 if (rc) {
2049                         IWL_ERR(priv, "Error setting RXON_ASSOC "
2050                                   "configuration (%d).\n", rc);
2051                         return rc;
2052                 }
2053
2054                 memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
2055
2056                 return 0;
2057         }
2058
2059         /* If we are currently associated and the new config requires
2060          * an RXON_ASSOC and the new config wants the associated mask enabled,
2061          * we must clear the associated from the active configuration
2062          * before we apply the new config */
2063         if (iwl_is_associated(priv) && new_assoc) {
2064                 IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
2065                 active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
2066
2067                 /*
2068                  * reserved4 and 5 could have been filled by the iwlcore code.
2069                  * Let's clear them before pushing to the 3945.
2070                  */
2071                 active_rxon->reserved4 = 0;
2072                 active_rxon->reserved5 = 0;
2073                 rc = iwl_send_cmd_pdu(priv, REPLY_RXON,
2074                                       sizeof(struct iwl3945_rxon_cmd),
2075                                       &priv->active_rxon);
2076
2077                 /* If the mask clearing failed then we set
2078                  * active_rxon back to what it was previously */
2079                 if (rc) {
2080                         active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
2081                         IWL_ERR(priv, "Error clearing ASSOC_MSK on current "
2082                                   "configuration (%d).\n", rc);
2083                         return rc;
2084                 }
2085         }
2086
2087         IWL_DEBUG_INFO(priv, "Sending RXON\n"
2088                        "* with%s RXON_FILTER_ASSOC_MSK\n"
2089                        "* channel = %d\n"
2090                        "* bssid = %pM\n",
2091                        (new_assoc ? "" : "out"),
2092                        le16_to_cpu(staging_rxon->channel),
2093                        staging_rxon->bssid_addr);
2094
2095         /*
2096          * reserved4 and 5 could have been filled by the iwlcore code.
2097          * Let's clear them before pushing to the 3945.
2098          */
2099         staging_rxon->reserved4 = 0;
2100         staging_rxon->reserved5 = 0;
2101
2102         iwl_set_rxon_hwcrypto(priv, !priv->hw_params.sw_crypto);
2103
2104         /* Apply the new configuration */
2105         rc = iwl_send_cmd_pdu(priv, REPLY_RXON,
2106                               sizeof(struct iwl3945_rxon_cmd),
2107                               staging_rxon);
2108         if (rc) {
2109                 IWL_ERR(priv, "Error setting new configuration (%d).\n", rc);
2110                 return rc;
2111         }
2112
2113         memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
2114
2115         priv->cfg->ops->smgmt->clear_station_table(priv);
2116
2117         /* If we issue a new RXON command which required a tune then we must
2118          * send a new TXPOWER command or we won't be able to Tx any frames */
2119         rc = priv->cfg->ops->lib->send_tx_power(priv);
2120         if (rc) {
2121                 IWL_ERR(priv, "Error setting Tx power (%d).\n", rc);
2122                 return rc;
2123         }
2124
2125         /* Add the broadcast address so we can send broadcast frames */
2126         if (priv->cfg->ops->smgmt->add_station(priv, iwl_bcast_addr, 0, 0, NULL) ==
2127             IWL_INVALID_STATION) {
2128                 IWL_ERR(priv, "Error adding BROADCAST address for transmit.\n");
2129                 return -EIO;
2130         }
2131
2132         /* If we have set the ASSOC_MSK and we are in BSS mode then
2133          * add the IWL_AP_ID to the station rate table */
2134         if (iwl_is_associated(priv) &&
2135             (priv->iw_mode == NL80211_IFTYPE_STATION))
2136                 if (priv->cfg->ops->smgmt->add_station(priv,
2137                                         priv->active_rxon.bssid_addr, 1, 0, NULL)
2138                     == IWL_INVALID_STATION) {
2139                         IWL_ERR(priv, "Error adding AP address for transmit\n");
2140                         return -EIO;
2141                 }
2142
2143         /* Init the hardware's rate fallback order based on the band */
2144         rc = iwl3945_init_hw_rate_table(priv);
2145         if (rc) {
2146                 IWL_ERR(priv, "Error setting HW rate table: %02X\n", rc);
2147                 return -EIO;
2148         }
2149
2150         return 0;
2151 }
2152
2153 /* will add 3945 channel switch cmd handling later */
2154 int iwl3945_hw_channel_switch(struct iwl_priv *priv, u16 channel)
2155 {
2156         return 0;
2157 }
2158
2159 /**
2160  * iwl3945_reg_txpower_periodic -  called when time to check our temperature.
2161  *
2162  * -- reset periodic timer
2163  * -- see if temp has changed enough to warrant re-calibration ... if so:
2164  *     -- correct coeffs for temp (can reset temp timer)
2165  *     -- save this temp as "last",
2166  *     -- send new set of gain settings to NIC
2167  * NOTE:  This should continue working, even when we're not associated,
2168  *   so we can keep our internal table of scan powers current. */
2169 void iwl3945_reg_txpower_periodic(struct iwl_priv *priv)
2170 {
2171         /* This will kick in the "brute force"
2172          * iwl3945_hw_reg_comp_txpower_temp() below */
2173         if (!is_temp_calib_needed(priv))
2174                 goto reschedule;
2175
2176         /* Set up a new set of temp-adjusted TxPowers, send to NIC.
2177          * This is based *only* on current temperature,
2178          * ignoring any previous power measurements */
2179         iwl3945_hw_reg_comp_txpower_temp(priv);
2180
2181  reschedule:
2182         queue_delayed_work(priv->workqueue,
2183                            &priv->thermal_periodic, REG_RECALIB_PERIOD * HZ);
2184 }
2185
2186 static void iwl3945_bg_reg_txpower_periodic(struct work_struct *work)
2187 {
2188         struct iwl_priv *priv = container_of(work, struct iwl_priv,
2189                                              thermal_periodic.work);
2190
2191         if (test_bit(STATUS_EXIT_PENDING, &priv->status))
2192                 return;
2193
2194         mutex_lock(&priv->mutex);
2195         iwl3945_reg_txpower_periodic(priv);
2196         mutex_unlock(&priv->mutex);
2197 }
2198
2199 /**
2200  * iwl3945_hw_reg_get_ch_grp_index - find the channel-group index (0-4)
2201  *                                 for the channel.
2202  *
2203  * This function is used when initializing channel-info structs.
2204  *
2205  * NOTE: These channel groups do *NOT* match the bands above!
2206  *       These channel groups are based on factory-tested channels;
2207  *       on A-band, EEPROM's "group frequency" entries represent the top
2208  *       channel in each group 1-4.  Group 5 All B/G channels are in group 0.
2209  */
2210 static u16 iwl3945_hw_reg_get_ch_grp_index(struct iwl_priv *priv,
2211                                        const struct iwl_channel_info *ch_info)
2212 {
2213         struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
2214         struct iwl3945_eeprom_txpower_group *ch_grp = &eeprom->groups[0];
2215         u8 group;
2216         u16 group_index = 0;    /* based on factory calib frequencies */
2217         u8 grp_channel;
2218
2219         /* Find the group index for the channel ... don't use index 1(?) */
2220         if (is_channel_a_band(ch_info)) {
2221                 for (group = 1; group < 5; group++) {
2222                         grp_channel = ch_grp[group].group_channel;
2223                         if (ch_info->channel <= grp_channel) {
2224                                 group_index = group;
2225                                 break;
2226                         }
2227                 }
2228                 /* group 4 has a few channels *above* its factory cal freq */
2229                 if (group == 5)
2230                         group_index = 4;
2231         } else
2232                 group_index = 0;        /* 2.4 GHz, group 0 */
2233
2234         IWL_DEBUG_POWER(priv, "Chnl %d mapped to grp %d\n", ch_info->channel,
2235                         group_index);
2236         return group_index;
2237 }
2238
2239 /**
2240  * iwl3945_hw_reg_get_matched_power_index - Interpolate to get nominal index
2241  *
2242  * Interpolate to get nominal (i.e. at factory calibration temperature) index
2243  *   into radio/DSP gain settings table for requested power.
2244  */
2245 static int iwl3945_hw_reg_get_matched_power_index(struct iwl_priv *priv,
2246                                        s8 requested_power,
2247                                        s32 setting_index, s32 *new_index)
2248 {
2249         const struct iwl3945_eeprom_txpower_group *chnl_grp = NULL;
2250         struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
2251         s32 index0, index1;
2252         s32 power = 2 * requested_power;
2253         s32 i;
2254         const struct iwl3945_eeprom_txpower_sample *samples;
2255         s32 gains0, gains1;
2256         s32 res;
2257         s32 denominator;
2258
2259         chnl_grp = &eeprom->groups[setting_index];
2260         samples = chnl_grp->samples;
2261         for (i = 0; i < 5; i++) {
2262                 if (power == samples[i].power) {
2263                         *new_index = samples[i].gain_index;
2264                         return 0;
2265                 }
2266         }
2267
2268         if (power > samples[1].power) {
2269                 index0 = 0;
2270                 index1 = 1;
2271         } else if (power > samples[2].power) {
2272                 index0 = 1;
2273                 index1 = 2;
2274         } else if (power > samples[3].power) {
2275                 index0 = 2;
2276                 index1 = 3;
2277         } else {
2278                 index0 = 3;
2279                 index1 = 4;
2280         }
2281
2282         denominator = (s32) samples[index1].power - (s32) samples[index0].power;
2283         if (denominator == 0)
2284                 return -EINVAL;
2285         gains0 = (s32) samples[index0].gain_index * (1 << 19);
2286         gains1 = (s32) samples[index1].gain_index * (1 << 19);
2287         res = gains0 + (gains1 - gains0) *
2288             ((s32) power - (s32) samples[index0].power) / denominator +
2289             (1 << 18);
2290         *new_index = res >> 19;
2291         return 0;
2292 }
2293
2294 static void iwl3945_hw_reg_init_channel_groups(struct iwl_priv *priv)
2295 {
2296         u32 i;
2297         s32 rate_index;
2298         struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
2299         const struct iwl3945_eeprom_txpower_group *group;
2300
2301         IWL_DEBUG_POWER(priv, "Initializing factory calib info from EEPROM\n");
2302
2303         for (i = 0; i < IWL_NUM_TX_CALIB_GROUPS; i++) {
2304                 s8 *clip_pwrs;  /* table of power levels for each rate */
2305                 s8 satur_pwr;   /* saturation power for each chnl group */
2306                 group = &eeprom->groups[i];
2307
2308                 /* sanity check on factory saturation power value */
2309                 if (group->saturation_power < 40) {
2310                         IWL_WARN(priv, "Error: saturation power is %d, "
2311                                     "less than minimum expected 40\n",
2312                                     group->saturation_power);
2313                         return;
2314                 }
2315
2316                 /*
2317                  * Derive requested power levels for each rate, based on
2318                  *   hardware capabilities (saturation power for band).
2319                  * Basic value is 3dB down from saturation, with further
2320                  *   power reductions for highest 3 data rates.  These
2321                  *   backoffs provide headroom for high rate modulation
2322                  *   power peaks, without too much distortion (clipping).
2323                  */
2324                 /* we'll fill in this array with h/w max power levels */
2325                 clip_pwrs = (s8 *) priv->clip39_groups[i].clip_powers;
2326
2327                 /* divide factory saturation power by 2 to find -3dB level */
2328                 satur_pwr = (s8) (group->saturation_power >> 1);
2329
2330                 /* fill in channel group's nominal powers for each rate */
2331                 for (rate_index = 0;
2332                      rate_index < IWL_RATE_COUNT; rate_index++, clip_pwrs++) {
2333                         switch (rate_index) {
2334                         case IWL_RATE_36M_INDEX_TABLE:
2335                                 if (i == 0)     /* B/G */
2336                                         *clip_pwrs = satur_pwr;
2337                                 else    /* A */
2338                                         *clip_pwrs = satur_pwr - 5;
2339                                 break;
2340                         case IWL_RATE_48M_INDEX_TABLE:
2341                                 if (i == 0)
2342                                         *clip_pwrs = satur_pwr - 7;
2343                                 else
2344                                         *clip_pwrs = satur_pwr - 10;
2345                                 break;
2346                         case IWL_RATE_54M_INDEX_TABLE:
2347                                 if (i == 0)
2348                                         *clip_pwrs = satur_pwr - 9;
2349                                 else
2350                                         *clip_pwrs = satur_pwr - 12;
2351                                 break;
2352                         default:
2353                                 *clip_pwrs = satur_pwr;
2354                                 break;
2355                         }
2356                 }
2357         }
2358 }
2359
2360 /**
2361  * iwl3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
2362  *
2363  * Second pass (during init) to set up priv->channel_info
2364  *
2365  * Set up Tx-power settings in our channel info database for each VALID
2366  * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
2367  * and current temperature.
2368  *
2369  * Since this is based on current temperature (at init time), these values may
2370  * not be valid for very long, but it gives us a starting/default point,
2371  * and allows us to active (i.e. using Tx) scan.
2372  *
2373  * This does *not* write values to NIC, just sets up our internal table.
2374  */
2375 int iwl3945_txpower_set_from_eeprom(struct iwl_priv *priv)
2376 {
2377         struct iwl_channel_info *ch_info = NULL;
2378         struct iwl3945_channel_power_info *pwr_info;
2379         struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
2380         int delta_index;
2381         u8 rate_index;
2382         u8 scan_tbl_index;
2383         const s8 *clip_pwrs;    /* array of power levels for each rate */
2384         u8 gain, dsp_atten;
2385         s8 power;
2386         u8 pwr_index, base_pwr_index, a_band;
2387         u8 i;
2388         int temperature;
2389
2390         /* save temperature reference,
2391          *   so we can determine next time to calibrate */
2392         temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
2393         priv->last_temperature = temperature;
2394
2395         iwl3945_hw_reg_init_channel_groups(priv);
2396
2397         /* initialize Tx power info for each and every channel, 2.4 and 5.x */
2398         for (i = 0, ch_info = priv->channel_info; i < priv->channel_count;
2399              i++, ch_info++) {
2400                 a_band = is_channel_a_band(ch_info);
2401                 if (!is_channel_valid(ch_info))
2402                         continue;
2403
2404                 /* find this channel's channel group (*not* "band") index */
2405                 ch_info->group_index =
2406                         iwl3945_hw_reg_get_ch_grp_index(priv, ch_info);
2407
2408                 /* Get this chnlgrp's rate->max/clip-powers table */
2409                 clip_pwrs = priv->clip39_groups[ch_info->group_index].clip_powers;
2410
2411                 /* calculate power index *adjustment* value according to
2412                  *  diff between current temperature and factory temperature */
2413                 delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
2414                                 eeprom->groups[ch_info->group_index].
2415                                 temperature);
2416
2417                 IWL_DEBUG_POWER(priv, "Delta index for channel %d: %d [%d]\n",
2418                                 ch_info->channel, delta_index, temperature +
2419                                 IWL_TEMP_CONVERT);
2420
2421                 /* set tx power value for all OFDM rates */
2422                 for (rate_index = 0; rate_index < IWL_OFDM_RATES;
2423                      rate_index++) {
2424                         s32 uninitialized_var(power_idx);
2425                         int rc;
2426
2427                         /* use channel group's clip-power table,
2428                          *   but don't exceed channel's max power */
2429                         s8 pwr = min(ch_info->max_power_avg,
2430                                      clip_pwrs[rate_index]);
2431
2432                         pwr_info = &ch_info->power_info[rate_index];
2433
2434                         /* get base (i.e. at factory-measured temperature)
2435                          *    power table index for this rate's power */
2436                         rc = iwl3945_hw_reg_get_matched_power_index(priv, pwr,
2437                                                          ch_info->group_index,
2438                                                          &power_idx);
2439                         if (rc) {
2440                                 IWL_ERR(priv, "Invalid power index\n");
2441                                 return rc;
2442                         }
2443                         pwr_info->base_power_index = (u8) power_idx;
2444
2445                         /* temperature compensate */
2446                         power_idx += delta_index;
2447
2448                         /* stay within range of gain table */
2449                         power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
2450
2451                         /* fill 1 OFDM rate's iwl3945_channel_power_info struct */
2452                         pwr_info->requested_power = pwr;
2453                         pwr_info->power_table_index = (u8) power_idx;
2454                         pwr_info->tpc.tx_gain =
2455                             power_gain_table[a_band][power_idx].tx_gain;
2456                         pwr_info->tpc.dsp_atten =
2457                             power_gain_table[a_band][power_idx].dsp_atten;
2458                 }
2459
2460                 /* set tx power for CCK rates, based on OFDM 12 Mbit settings*/
2461                 pwr_info = &ch_info->power_info[IWL_RATE_12M_INDEX_TABLE];
2462                 power = pwr_info->requested_power +
2463                         IWL_CCK_FROM_OFDM_POWER_DIFF;
2464                 pwr_index = pwr_info->power_table_index +
2465                         IWL_CCK_FROM_OFDM_INDEX_DIFF;
2466                 base_pwr_index = pwr_info->base_power_index +
2467                         IWL_CCK_FROM_OFDM_INDEX_DIFF;
2468
2469                 /* stay within table range */
2470                 pwr_index = iwl3945_hw_reg_fix_power_index(pwr_index);
2471                 gain = power_gain_table[a_band][pwr_index].tx_gain;
2472                 dsp_atten = power_gain_table[a_band][pwr_index].dsp_atten;
2473
2474                 /* fill each CCK rate's iwl3945_channel_power_info structure
2475                  * NOTE:  All CCK-rate Txpwrs are the same for a given chnl!
2476                  * NOTE:  CCK rates start at end of OFDM rates! */
2477                 for (rate_index = 0;
2478                      rate_index < IWL_CCK_RATES; rate_index++) {
2479                         pwr_info = &ch_info->power_info[rate_index+IWL_OFDM_RATES];
2480                         pwr_info->requested_power = power;
2481                         pwr_info->power_table_index = pwr_index;
2482                         pwr_info->base_power_index = base_pwr_index;
2483                         pwr_info->tpc.tx_gain = gain;
2484                         pwr_info->tpc.dsp_atten = dsp_atten;
2485                 }
2486
2487                 /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
2488                 for (scan_tbl_index = 0;
2489                      scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
2490                         s32 actual_index = (scan_tbl_index == 0) ?
2491                                 IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
2492                         iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
2493                                 actual_index, clip_pwrs, ch_info, a_band);
2494                 }
2495         }
2496
2497         return 0;
2498 }
2499
2500 int iwl3945_hw_rxq_stop(struct iwl_priv *priv)
2501 {
2502         int rc;
2503         unsigned long flags;
2504
2505         spin_lock_irqsave(&priv->lock, flags);
2506         rc = iwl_grab_nic_access(priv);
2507         if (rc) {
2508                 spin_unlock_irqrestore(&priv->lock, flags);
2509                 return rc;
2510         }
2511
2512         iwl_write_direct32(priv, FH39_RCSR_CONFIG(0), 0);
2513         rc = iwl_poll_direct_bit(priv, FH39_RSSR_STATUS,
2514                         FH39_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
2515         if (rc < 0)
2516                 IWL_ERR(priv, "Can't stop Rx DMA.\n");
2517
2518         iwl_release_nic_access(priv);
2519         spin_unlock_irqrestore(&priv->lock, flags);
2520
2521         return 0;
2522 }
2523
2524 int iwl3945_hw_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq)
2525 {
2526         int rc;
2527         unsigned long flags;
2528         int txq_id = txq->q.id;
2529
2530         struct iwl3945_shared *shared_data = priv->shared_virt;
2531
2532         shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32)txq->q.dma_addr);
2533
2534         spin_lock_irqsave(&priv->lock, flags);
2535         rc = iwl_grab_nic_access(priv);
2536         if (rc) {
2537                 spin_unlock_irqrestore(&priv->lock, flags);
2538                 return rc;
2539         }
2540         iwl_write_direct32(priv, FH39_CBCC_CTRL(txq_id), 0);
2541         iwl_write_direct32(priv, FH39_CBCC_BASE(txq_id), 0);
2542
2543         iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id),
2544                 FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
2545                 FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
2546                 FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
2547                 FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
2548                 FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
2549         iwl_release_nic_access(priv);
2550
2551         /* fake read to flush all prev. writes */
2552         iwl_read32(priv, FH39_TSSR_CBB_BASE);
2553         spin_unlock_irqrestore(&priv->lock, flags);
2554
2555         return 0;
2556 }
2557
2558 /*
2559  * HCMD utils
2560  */
2561 static u16 iwl3945_get_hcmd_size(u8 cmd_id, u16 len)
2562 {
2563         switch (cmd_id) {
2564         case REPLY_RXON:
2565                 return sizeof(struct iwl3945_rxon_cmd);
2566         case POWER_TABLE_CMD:
2567                 return sizeof(struct iwl3945_powertable_cmd);
2568         default:
2569                 return len;
2570         }
2571 }
2572
2573 static u16 iwl3945_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
2574 {
2575         u16 size = (u16)sizeof(struct iwl3945_addsta_cmd);
2576         memcpy(data, cmd, size);
2577         return size;
2578 }
2579
2580 /**
2581  * iwl3945_init_hw_rate_table - Initialize the hardware rate fallback table
2582  */
2583 int iwl3945_init_hw_rate_table(struct iwl_priv *priv)
2584 {
2585         int rc, i, index, prev_index;
2586         struct iwl3945_rate_scaling_cmd rate_cmd = {
2587                 .reserved = {0, 0, 0},
2588         };
2589         struct iwl3945_rate_scaling_info *table = rate_cmd.table;
2590
2591         for (i = 0; i < ARRAY_SIZE(iwl3945_rates); i++) {
2592                 index = iwl3945_rates[i].table_rs_index;
2593
2594                 table[index].rate_n_flags =
2595                         iwl3945_hw_set_rate_n_flags(iwl3945_rates[i].plcp, 0);
2596                 table[index].try_cnt = priv->retry_rate;
2597                 prev_index = iwl3945_get_prev_ieee_rate(i);
2598                 table[index].next_rate_index =
2599                                 iwl3945_rates[prev_index].table_rs_index;
2600         }
2601
2602         switch (priv->band) {
2603         case IEEE80211_BAND_5GHZ:
2604                 IWL_DEBUG_RATE(priv, "Select A mode rate scale\n");
2605                 /* If one of the following CCK rates is used,
2606                  * have it fall back to the 6M OFDM rate */
2607                 for (i = IWL_RATE_1M_INDEX_TABLE;
2608                         i <= IWL_RATE_11M_INDEX_TABLE; i++)
2609                         table[i].next_rate_index =
2610                           iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
2611
2612                 /* Don't fall back to CCK rates */
2613                 table[IWL_RATE_12M_INDEX_TABLE].next_rate_index =
2614                                                 IWL_RATE_9M_INDEX_TABLE;
2615
2616                 /* Don't drop out of OFDM rates */
2617                 table[IWL_RATE_6M_INDEX_TABLE].next_rate_index =
2618                     iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
2619                 break;
2620
2621         case IEEE80211_BAND_2GHZ:
2622                 IWL_DEBUG_RATE(priv, "Select B/G mode rate scale\n");
2623                 /* If an OFDM rate is used, have it fall back to the
2624                  * 1M CCK rates */
2625
2626                 if (!(priv->sta_supp_rates & IWL_OFDM_RATES_MASK) &&
2627                     iwl_is_associated(priv)) {
2628
2629                         index = IWL_FIRST_CCK_RATE;
2630                         for (i = IWL_RATE_6M_INDEX_TABLE;
2631                              i <= IWL_RATE_54M_INDEX_TABLE; i++)
2632                                 table[i].next_rate_index =
2633                                         iwl3945_rates[index].table_rs_index;
2634
2635                         index = IWL_RATE_11M_INDEX_TABLE;
2636                         /* CCK shouldn't fall back to OFDM... */
2637                         table[index].next_rate_index = IWL_RATE_5M_INDEX_TABLE;
2638                 }
2639                 break;
2640
2641         default:
2642                 WARN_ON(1);
2643                 break;
2644         }
2645
2646         /* Update the rate scaling for control frame Tx */
2647         rate_cmd.table_id = 0;
2648         rc = iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
2649                               &rate_cmd);
2650         if (rc)
2651                 return rc;
2652
2653         /* Update the rate scaling for data frame Tx */
2654         rate_cmd.table_id = 1;
2655         return iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
2656                                 &rate_cmd);
2657 }
2658
2659 /* Called when initializing driver */
2660 int iwl3945_hw_set_hw_params(struct iwl_priv *priv)
2661 {
2662         memset((void *)&priv->hw_params, 0,
2663                sizeof(struct iwl_hw_params));
2664
2665         priv->shared_virt =
2666             pci_alloc_consistent(priv->pci_dev,
2667                                  sizeof(struct iwl3945_shared),
2668                                  &priv->shared_phys);
2669
2670         if (!priv->shared_virt) {
2671                 IWL_ERR(priv, "failed to allocate pci memory\n");
2672                 mutex_unlock(&priv->mutex);
2673                 return -ENOMEM;
2674         }
2675
2676         /* Assign number of Usable TX queues */
2677         priv->hw_params.max_txq_num = TFD_QUEUE_MAX;
2678
2679         priv->hw_params.tfd_size = sizeof(struct iwl3945_tfd);
2680         priv->hw_params.rx_buf_size = IWL_RX_BUF_SIZE_3K;
2681         priv->hw_params.max_pkt_size = 2342;
2682         priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
2683         priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
2684         priv->hw_params.max_stations = IWL3945_STATION_COUNT;
2685         priv->hw_params.bcast_sta_id = IWL3945_BROADCAST_ID;
2686
2687         priv->hw_params.rx_wrt_ptr_reg = FH39_RSCSR_CHNL0_WPTR;
2688
2689         return 0;
2690 }
2691
2692 unsigned int iwl3945_hw_get_beacon_cmd(struct iwl_priv *priv,
2693                           struct iwl3945_frame *frame, u8 rate)
2694 {
2695         struct iwl3945_tx_beacon_cmd *tx_beacon_cmd;
2696         unsigned int frame_size;
2697
2698         tx_beacon_cmd = (struct iwl3945_tx_beacon_cmd *)&frame->u;
2699         memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
2700
2701         tx_beacon_cmd->tx.sta_id = priv->hw_params.bcast_sta_id;
2702         tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
2703
2704         frame_size = iwl3945_fill_beacon_frame(priv,
2705                                 tx_beacon_cmd->frame,
2706                                 sizeof(frame->u) - sizeof(*tx_beacon_cmd));
2707
2708         BUG_ON(frame_size > MAX_MPDU_SIZE);
2709         tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
2710
2711         tx_beacon_cmd->tx.rate = rate;
2712         tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
2713                                       TX_CMD_FLG_TSF_MSK);
2714
2715         /* supp_rates[0] == OFDM start at IWL_FIRST_OFDM_RATE*/
2716         tx_beacon_cmd->tx.supp_rates[0] =
2717                 (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
2718
2719         tx_beacon_cmd->tx.supp_rates[1] =
2720                 (IWL_CCK_BASIC_RATES_MASK & 0xF);
2721
2722         return sizeof(struct iwl3945_tx_beacon_cmd) + frame_size;
2723 }
2724
2725 void iwl3945_hw_rx_handler_setup(struct iwl_priv *priv)
2726 {
2727         priv->rx_handlers[REPLY_TX] = iwl3945_rx_reply_tx;
2728         priv->rx_handlers[REPLY_3945_RX] = iwl3945_rx_reply_rx;
2729 }
2730
2731 void iwl3945_hw_setup_deferred_work(struct iwl_priv *priv)
2732 {
2733         INIT_DELAYED_WORK(&priv->thermal_periodic,
2734                           iwl3945_bg_reg_txpower_periodic);
2735 }
2736
2737 void iwl3945_hw_cancel_deferred_work(struct iwl_priv *priv)
2738 {
2739         cancel_delayed_work(&priv->thermal_periodic);
2740 }
2741
2742 /* check contents of special bootstrap uCode SRAM */
2743 static int iwl3945_verify_bsm(struct iwl_priv *priv)
2744  {
2745         __le32 *image = priv->ucode_boot.v_addr;
2746         u32 len = priv->ucode_boot.len;
2747         u32 reg;
2748         u32 val;
2749
2750         IWL_DEBUG_INFO(priv, "Begin verify bsm\n");
2751
2752         /* verify BSM SRAM contents */
2753         val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG);
2754         for (reg = BSM_SRAM_LOWER_BOUND;
2755              reg < BSM_SRAM_LOWER_BOUND + len;
2756              reg += sizeof(u32), image++) {
2757                 val = iwl_read_prph(priv, reg);
2758                 if (val != le32_to_cpu(*image)) {
2759                         IWL_ERR(priv, "BSM uCode verification failed at "
2760                                   "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
2761                                   BSM_SRAM_LOWER_BOUND,
2762                                   reg - BSM_SRAM_LOWER_BOUND, len,
2763                                   val, le32_to_cpu(*image));
2764                         return -EIO;
2765                 }
2766         }
2767
2768         IWL_DEBUG_INFO(priv, "BSM bootstrap uCode image OK\n");
2769
2770         return 0;
2771 }
2772
2773
2774 /******************************************************************************
2775  *
2776  * EEPROM related functions
2777  *
2778  ******************************************************************************/
2779
2780 /*
2781  * Clear the OWNER_MSK, to establish driver (instead of uCode running on
2782  * embedded controller) as EEPROM reader; each read is a series of pulses
2783  * to/from the EEPROM chip, not a single event, so even reads could conflict
2784  * if they weren't arbitrated by some ownership mechanism.  Here, the driver
2785  * simply claims ownership, which should be safe when this function is called
2786  * (i.e. before loading uCode!).
2787  */
2788 static int iwl3945_eeprom_acquire_semaphore(struct iwl_priv *priv)
2789 {
2790         _iwl_clear_bit(priv, CSR_EEPROM_GP, CSR_EEPROM_GP_IF_OWNER_MSK);
2791         return 0;
2792 }
2793
2794
2795 static void iwl3945_eeprom_release_semaphore(struct iwl_priv *priv)
2796 {
2797         return;
2798 }
2799
2800  /**
2801   * iwl3945_load_bsm - Load bootstrap instructions
2802   *
2803   * BSM operation:
2804   *
2805   * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
2806   * in special SRAM that does not power down during RFKILL.  When powering back
2807   * up after power-saving sleeps (or during initial uCode load), the BSM loads
2808   * the bootstrap program into the on-board processor, and starts it.
2809   *
2810   * The bootstrap program loads (via DMA) instructions and data for a new
2811   * program from host DRAM locations indicated by the host driver in the
2812   * BSM_DRAM_* registers.  Once the new program is loaded, it starts
2813   * automatically.
2814   *
2815   * When initializing the NIC, the host driver points the BSM to the
2816   * "initialize" uCode image.  This uCode sets up some internal data, then
2817   * notifies host via "initialize alive" that it is complete.
2818   *
2819   * The host then replaces the BSM_DRAM_* pointer values to point to the
2820   * normal runtime uCode instructions and a backup uCode data cache buffer
2821   * (filled initially with starting data values for the on-board processor),
2822   * then triggers the "initialize" uCode to load and launch the runtime uCode,
2823   * which begins normal operation.
2824   *
2825   * When doing a power-save shutdown, runtime uCode saves data SRAM into
2826   * the backup data cache in DRAM before SRAM is powered down.
2827   *
2828   * When powering back up, the BSM loads the bootstrap program.  This reloads
2829   * the runtime uCode instructions and the backup data cache into SRAM,
2830   * and re-launches the runtime uCode from where it left off.
2831   */
2832 static int iwl3945_load_bsm(struct iwl_priv *priv)
2833 {
2834         __le32 *image = priv->ucode_boot.v_addr;
2835         u32 len = priv->ucode_boot.len;
2836         dma_addr_t pinst;
2837         dma_addr_t pdata;
2838         u32 inst_len;
2839         u32 data_len;
2840         int rc;
2841         int i;
2842         u32 done;
2843         u32 reg_offset;
2844
2845         IWL_DEBUG_INFO(priv, "Begin load bsm\n");
2846
2847         /* make sure bootstrap program is no larger than BSM's SRAM size */
2848         if (len > IWL39_MAX_BSM_SIZE)
2849                 return -EINVAL;
2850
2851         /* Tell bootstrap uCode where to find the "Initialize" uCode
2852         *   in host DRAM ... host DRAM physical address bits 31:0 for 3945.
2853         * NOTE:  iwl3945_initialize_alive_start() will replace these values,
2854         *        after the "initialize" uCode has run, to point to
2855         *        runtime/protocol instructions and backup data cache. */
2856         pinst = priv->ucode_init.p_addr;
2857         pdata = priv->ucode_init_data.p_addr;
2858         inst_len = priv->ucode_init.len;
2859         data_len = priv->ucode_init_data.len;
2860
2861         rc = iwl_grab_nic_access(priv);
2862         if (rc)
2863                 return rc;
2864
2865         iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
2866         iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
2867         iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
2868         iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
2869
2870         /* Fill BSM memory with bootstrap instructions */
2871         for (reg_offset = BSM_SRAM_LOWER_BOUND;
2872              reg_offset < BSM_SRAM_LOWER_BOUND + len;
2873              reg_offset += sizeof(u32), image++)
2874                 _iwl_write_prph(priv, reg_offset,
2875                                           le32_to_cpu(*image));
2876
2877         rc = iwl3945_verify_bsm(priv);
2878         if (rc) {
2879                 iwl_release_nic_access(priv);
2880                 return rc;
2881         }
2882
2883         /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
2884         iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
2885         iwl_write_prph(priv, BSM_WR_MEM_DST_REG,
2886                                  IWL39_RTC_INST_LOWER_BOUND);
2887         iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
2888
2889         /* Load bootstrap code into instruction SRAM now,
2890          *   to prepare to load "initialize" uCode */
2891         iwl_write_prph(priv, BSM_WR_CTRL_REG,
2892                 BSM_WR_CTRL_REG_BIT_START);
2893
2894         /* Wait for load of bootstrap uCode to finish */
2895         for (i = 0; i < 100; i++) {
2896                 done = iwl_read_prph(priv, BSM_WR_CTRL_REG);
2897                 if (!(done & BSM_WR_CTRL_REG_BIT_START))
2898                         break;
2899                 udelay(10);
2900         }
2901         if (i < 100)
2902                 IWL_DEBUG_INFO(priv, "BSM write complete, poll %d iterations\n", i);
2903         else {
2904                 IWL_ERR(priv, "BSM write did not complete!\n");
2905                 return -EIO;
2906         }
2907
2908         /* Enable future boot loads whenever power management unit triggers it
2909          *   (e.g. when powering back up after power-save shutdown) */
2910         iwl_write_prph(priv, BSM_WR_CTRL_REG,
2911                 BSM_WR_CTRL_REG_BIT_START_EN);
2912
2913         iwl_release_nic_access(priv);
2914
2915         return 0;
2916 }
2917
2918 static struct iwl_hcmd_ops iwl3945_hcmd = {
2919         .rxon_assoc = iwl3945_send_rxon_assoc,
2920         .commit_rxon = iwl3945_commit_rxon,
2921 };
2922
2923 static struct iwl_lib_ops iwl3945_lib = {
2924         .txq_attach_buf_to_tfd = iwl3945_hw_txq_attach_buf_to_tfd,
2925         .txq_free_tfd = iwl3945_hw_txq_free_tfd,
2926         .txq_init = iwl3945_hw_tx_queue_init,
2927         .load_ucode = iwl3945_load_bsm,
2928         .apm_ops = {
2929                 .init = iwl3945_apm_init,
2930                 .reset = iwl3945_apm_reset,
2931                 .stop = iwl3945_apm_stop,
2932                 .config = iwl3945_nic_config,
2933                 .set_pwr_src = iwl3945_set_pwr_src,
2934         },
2935         .eeprom_ops = {
2936                 .regulatory_bands = {
2937                         EEPROM_REGULATORY_BAND_1_CHANNELS,
2938                         EEPROM_REGULATORY_BAND_2_CHANNELS,
2939                         EEPROM_REGULATORY_BAND_3_CHANNELS,
2940                         EEPROM_REGULATORY_BAND_4_CHANNELS,
2941                         EEPROM_REGULATORY_BAND_5_CHANNELS,
2942                         EEPROM_REGULATORY_BAND_NO_FAT,
2943                         EEPROM_REGULATORY_BAND_NO_FAT,
2944                 },
2945                 .verify_signature  = iwlcore_eeprom_verify_signature,
2946                 .acquire_semaphore = iwl3945_eeprom_acquire_semaphore,
2947                 .release_semaphore = iwl3945_eeprom_release_semaphore,
2948                 .query_addr = iwlcore_eeprom_query_addr,
2949         },
2950         .send_tx_power  = iwl3945_send_tx_power,
2951         .is_valid_rtc_data_addr = iwl3945_hw_valid_rtc_data_addr,
2952         .post_associate = iwl3945_post_associate,
2953         .config_ap = iwl3945_config_ap,
2954 };
2955
2956 static struct iwl_station_mgmt_ops iwl3945_station_mgmt = {
2957         .add_station = iwl3945_add_station,
2958 #if 0
2959         .remove_station = iwl3945_remove_station,
2960 #endif
2961         .find_station = iwl3945_hw_find_station,
2962         .clear_station_table = iwl3945_clear_stations_table,
2963 };
2964
2965 static struct iwl_hcmd_utils_ops iwl3945_hcmd_utils = {
2966         .get_hcmd_size = iwl3945_get_hcmd_size,
2967         .build_addsta_hcmd = iwl3945_build_addsta_hcmd,
2968 };
2969
2970 static struct iwl_ops iwl3945_ops = {
2971         .lib = &iwl3945_lib,
2972         .hcmd = &iwl3945_hcmd,
2973         .utils = &iwl3945_hcmd_utils,
2974         .smgmt = &iwl3945_station_mgmt,
2975 };
2976
2977 static struct iwl_cfg iwl3945_bg_cfg = {
2978         .name = "3945BG",
2979         .fw_name_pre = IWL3945_FW_PRE,
2980         .ucode_api_max = IWL3945_UCODE_API_MAX,
2981         .ucode_api_min = IWL3945_UCODE_API_MIN,
2982         .sku = IWL_SKU_G,
2983         .eeprom_size = IWL3945_EEPROM_IMG_SIZE,
2984         .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
2985         .ops = &iwl3945_ops,
2986         .mod_params = &iwl3945_mod_params
2987 };
2988
2989 static struct iwl_cfg iwl3945_abg_cfg = {
2990         .name = "3945ABG",
2991         .fw_name_pre = IWL3945_FW_PRE,
2992         .ucode_api_max = IWL3945_UCODE_API_MAX,
2993         .ucode_api_min = IWL3945_UCODE_API_MIN,
2994         .sku = IWL_SKU_A|IWL_SKU_G,
2995         .eeprom_size = IWL3945_EEPROM_IMG_SIZE,
2996         .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
2997         .ops = &iwl3945_ops,
2998         .mod_params = &iwl3945_mod_params
2999 };
3000
3001 struct pci_device_id iwl3945_hw_card_ids[] = {
3002         {IWL_PCI_DEVICE(0x4222, 0x1005, iwl3945_bg_cfg)},
3003         {IWL_PCI_DEVICE(0x4222, 0x1034, iwl3945_bg_cfg)},
3004         {IWL_PCI_DEVICE(0x4222, 0x1044, iwl3945_bg_cfg)},
3005         {IWL_PCI_DEVICE(0x4227, 0x1014, iwl3945_bg_cfg)},
3006         {IWL_PCI_DEVICE(0x4222, PCI_ANY_ID, iwl3945_abg_cfg)},
3007         {IWL_PCI_DEVICE(0x4227, PCI_ANY_ID, iwl3945_abg_cfg)},
3008         {0}
3009 };
3010
3011 MODULE_DEVICE_TABLE(pci, iwl3945_hw_card_ids);