b43: Optimize DMA buffers
[safe/jmp/linux-2.6] / drivers / net / wireless / b43 / dma.c
1 /*
2
3   Broadcom B43 wireless driver
4
5   DMA ringbuffer and descriptor allocation/management
6
7   Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
8
9   Some code in this file is derived from the b44.c driver
10   Copyright (C) 2002 David S. Miller
11   Copyright (C) Pekka Pietikainen
12
13   This program is free software; you can redistribute it and/or modify
14   it under the terms of the GNU General Public License as published by
15   the Free Software Foundation; either version 2 of the License, or
16   (at your option) any later version.
17
18   This program is distributed in the hope that it will be useful,
19   but WITHOUT ANY WARRANTY; without even the implied warranty of
20   MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
21   GNU General Public License for more details.
22
23   You should have received a copy of the GNU General Public License
24   along with this program; see the file COPYING.  If not, write to
25   the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
26   Boston, MA 02110-1301, USA.
27
28 */
29
30 #include "b43.h"
31 #include "dma.h"
32 #include "main.h"
33 #include "debugfs.h"
34 #include "xmit.h"
35
36 #include <linux/dma-mapping.h>
37 #include <linux/pci.h>
38 #include <linux/delay.h>
39 #include <linux/skbuff.h>
40 #include <linux/etherdevice.h>
41 #include <asm/div64.h>
42
43
44 /* Required number of TX DMA slots per TX frame.
45  * This currently is 2, because we put the header and the ieee80211 frame
46  * into separate slots. */
47 #define TX_SLOTS_PER_FRAME      2
48
49
50 /* 32bit DMA ops. */
51 static
52 struct b43_dmadesc_generic *op32_idx2desc(struct b43_dmaring *ring,
53                                           int slot,
54                                           struct b43_dmadesc_meta **meta)
55 {
56         struct b43_dmadesc32 *desc;
57
58         *meta = &(ring->meta[slot]);
59         desc = ring->descbase;
60         desc = &(desc[slot]);
61
62         return (struct b43_dmadesc_generic *)desc;
63 }
64
65 static void op32_fill_descriptor(struct b43_dmaring *ring,
66                                  struct b43_dmadesc_generic *desc,
67                                  dma_addr_t dmaaddr, u16 bufsize,
68                                  int start, int end, int irq)
69 {
70         struct b43_dmadesc32 *descbase = ring->descbase;
71         int slot;
72         u32 ctl;
73         u32 addr;
74         u32 addrext;
75
76         slot = (int)(&(desc->dma32) - descbase);
77         B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
78
79         addr = (u32) (dmaaddr & ~SSB_DMA_TRANSLATION_MASK);
80         addrext = (u32) (dmaaddr & SSB_DMA_TRANSLATION_MASK)
81             >> SSB_DMA_TRANSLATION_SHIFT;
82         addr |= ssb_dma_translation(ring->dev->dev);
83         ctl = bufsize & B43_DMA32_DCTL_BYTECNT;
84         if (slot == ring->nr_slots - 1)
85                 ctl |= B43_DMA32_DCTL_DTABLEEND;
86         if (start)
87                 ctl |= B43_DMA32_DCTL_FRAMESTART;
88         if (end)
89                 ctl |= B43_DMA32_DCTL_FRAMEEND;
90         if (irq)
91                 ctl |= B43_DMA32_DCTL_IRQ;
92         ctl |= (addrext << B43_DMA32_DCTL_ADDREXT_SHIFT)
93             & B43_DMA32_DCTL_ADDREXT_MASK;
94
95         desc->dma32.control = cpu_to_le32(ctl);
96         desc->dma32.address = cpu_to_le32(addr);
97 }
98
99 static void op32_poke_tx(struct b43_dmaring *ring, int slot)
100 {
101         b43_dma_write(ring, B43_DMA32_TXINDEX,
102                       (u32) (slot * sizeof(struct b43_dmadesc32)));
103 }
104
105 static void op32_tx_suspend(struct b43_dmaring *ring)
106 {
107         b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
108                       | B43_DMA32_TXSUSPEND);
109 }
110
111 static void op32_tx_resume(struct b43_dmaring *ring)
112 {
113         b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
114                       & ~B43_DMA32_TXSUSPEND);
115 }
116
117 static int op32_get_current_rxslot(struct b43_dmaring *ring)
118 {
119         u32 val;
120
121         val = b43_dma_read(ring, B43_DMA32_RXSTATUS);
122         val &= B43_DMA32_RXDPTR;
123
124         return (val / sizeof(struct b43_dmadesc32));
125 }
126
127 static void op32_set_current_rxslot(struct b43_dmaring *ring, int slot)
128 {
129         b43_dma_write(ring, B43_DMA32_RXINDEX,
130                       (u32) (slot * sizeof(struct b43_dmadesc32)));
131 }
132
133 static const struct b43_dma_ops dma32_ops = {
134         .idx2desc = op32_idx2desc,
135         .fill_descriptor = op32_fill_descriptor,
136         .poke_tx = op32_poke_tx,
137         .tx_suspend = op32_tx_suspend,
138         .tx_resume = op32_tx_resume,
139         .get_current_rxslot = op32_get_current_rxslot,
140         .set_current_rxslot = op32_set_current_rxslot,
141 };
142
143 /* 64bit DMA ops. */
144 static
145 struct b43_dmadesc_generic *op64_idx2desc(struct b43_dmaring *ring,
146                                           int slot,
147                                           struct b43_dmadesc_meta **meta)
148 {
149         struct b43_dmadesc64 *desc;
150
151         *meta = &(ring->meta[slot]);
152         desc = ring->descbase;
153         desc = &(desc[slot]);
154
155         return (struct b43_dmadesc_generic *)desc;
156 }
157
158 static void op64_fill_descriptor(struct b43_dmaring *ring,
159                                  struct b43_dmadesc_generic *desc,
160                                  dma_addr_t dmaaddr, u16 bufsize,
161                                  int start, int end, int irq)
162 {
163         struct b43_dmadesc64 *descbase = ring->descbase;
164         int slot;
165         u32 ctl0 = 0, ctl1 = 0;
166         u32 addrlo, addrhi;
167         u32 addrext;
168
169         slot = (int)(&(desc->dma64) - descbase);
170         B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
171
172         addrlo = (u32) (dmaaddr & 0xFFFFFFFF);
173         addrhi = (((u64) dmaaddr >> 32) & ~SSB_DMA_TRANSLATION_MASK);
174         addrext = (((u64) dmaaddr >> 32) & SSB_DMA_TRANSLATION_MASK)
175             >> SSB_DMA_TRANSLATION_SHIFT;
176         addrhi |= (ssb_dma_translation(ring->dev->dev) << 1);
177         if (slot == ring->nr_slots - 1)
178                 ctl0 |= B43_DMA64_DCTL0_DTABLEEND;
179         if (start)
180                 ctl0 |= B43_DMA64_DCTL0_FRAMESTART;
181         if (end)
182                 ctl0 |= B43_DMA64_DCTL0_FRAMEEND;
183         if (irq)
184                 ctl0 |= B43_DMA64_DCTL0_IRQ;
185         ctl1 |= bufsize & B43_DMA64_DCTL1_BYTECNT;
186         ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT)
187             & B43_DMA64_DCTL1_ADDREXT_MASK;
188
189         desc->dma64.control0 = cpu_to_le32(ctl0);
190         desc->dma64.control1 = cpu_to_le32(ctl1);
191         desc->dma64.address_low = cpu_to_le32(addrlo);
192         desc->dma64.address_high = cpu_to_le32(addrhi);
193 }
194
195 static void op64_poke_tx(struct b43_dmaring *ring, int slot)
196 {
197         b43_dma_write(ring, B43_DMA64_TXINDEX,
198                       (u32) (slot * sizeof(struct b43_dmadesc64)));
199 }
200
201 static void op64_tx_suspend(struct b43_dmaring *ring)
202 {
203         b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
204                       | B43_DMA64_TXSUSPEND);
205 }
206
207 static void op64_tx_resume(struct b43_dmaring *ring)
208 {
209         b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
210                       & ~B43_DMA64_TXSUSPEND);
211 }
212
213 static int op64_get_current_rxslot(struct b43_dmaring *ring)
214 {
215         u32 val;
216
217         val = b43_dma_read(ring, B43_DMA64_RXSTATUS);
218         val &= B43_DMA64_RXSTATDPTR;
219
220         return (val / sizeof(struct b43_dmadesc64));
221 }
222
223 static void op64_set_current_rxslot(struct b43_dmaring *ring, int slot)
224 {
225         b43_dma_write(ring, B43_DMA64_RXINDEX,
226                       (u32) (slot * sizeof(struct b43_dmadesc64)));
227 }
228
229 static const struct b43_dma_ops dma64_ops = {
230         .idx2desc = op64_idx2desc,
231         .fill_descriptor = op64_fill_descriptor,
232         .poke_tx = op64_poke_tx,
233         .tx_suspend = op64_tx_suspend,
234         .tx_resume = op64_tx_resume,
235         .get_current_rxslot = op64_get_current_rxslot,
236         .set_current_rxslot = op64_set_current_rxslot,
237 };
238
239 static inline int free_slots(struct b43_dmaring *ring)
240 {
241         return (ring->nr_slots - ring->used_slots);
242 }
243
244 static inline int next_slot(struct b43_dmaring *ring, int slot)
245 {
246         B43_WARN_ON(!(slot >= -1 && slot <= ring->nr_slots - 1));
247         if (slot == ring->nr_slots - 1)
248                 return 0;
249         return slot + 1;
250 }
251
252 static inline int prev_slot(struct b43_dmaring *ring, int slot)
253 {
254         B43_WARN_ON(!(slot >= 0 && slot <= ring->nr_slots - 1));
255         if (slot == 0)
256                 return ring->nr_slots - 1;
257         return slot - 1;
258 }
259
260 #ifdef CONFIG_B43_DEBUG
261 static void update_max_used_slots(struct b43_dmaring *ring,
262                                   int current_used_slots)
263 {
264         if (current_used_slots <= ring->max_used_slots)
265                 return;
266         ring->max_used_slots = current_used_slots;
267         if (b43_debug(ring->dev, B43_DBG_DMAVERBOSE)) {
268                 b43dbg(ring->dev->wl,
269                        "max_used_slots increased to %d on %s ring %d\n",
270                        ring->max_used_slots,
271                        ring->tx ? "TX" : "RX", ring->index);
272         }
273 }
274 #else
275 static inline
276     void update_max_used_slots(struct b43_dmaring *ring, int current_used_slots)
277 {
278 }
279 #endif /* DEBUG */
280
281 /* Request a slot for usage. */
282 static inline int request_slot(struct b43_dmaring *ring)
283 {
284         int slot;
285
286         B43_WARN_ON(!ring->tx);
287         B43_WARN_ON(ring->stopped);
288         B43_WARN_ON(free_slots(ring) == 0);
289
290         slot = next_slot(ring, ring->current_slot);
291         ring->current_slot = slot;
292         ring->used_slots++;
293
294         update_max_used_slots(ring, ring->used_slots);
295
296         return slot;
297 }
298
299 static u16 b43_dmacontroller_base(enum b43_dmatype type, int controller_idx)
300 {
301         static const u16 map64[] = {
302                 B43_MMIO_DMA64_BASE0,
303                 B43_MMIO_DMA64_BASE1,
304                 B43_MMIO_DMA64_BASE2,
305                 B43_MMIO_DMA64_BASE3,
306                 B43_MMIO_DMA64_BASE4,
307                 B43_MMIO_DMA64_BASE5,
308         };
309         static const u16 map32[] = {
310                 B43_MMIO_DMA32_BASE0,
311                 B43_MMIO_DMA32_BASE1,
312                 B43_MMIO_DMA32_BASE2,
313                 B43_MMIO_DMA32_BASE3,
314                 B43_MMIO_DMA32_BASE4,
315                 B43_MMIO_DMA32_BASE5,
316         };
317
318         if (type == B43_DMA_64BIT) {
319                 B43_WARN_ON(!(controller_idx >= 0 &&
320                               controller_idx < ARRAY_SIZE(map64)));
321                 return map64[controller_idx];
322         }
323         B43_WARN_ON(!(controller_idx >= 0 &&
324                       controller_idx < ARRAY_SIZE(map32)));
325         return map32[controller_idx];
326 }
327
328 static inline
329     dma_addr_t map_descbuffer(struct b43_dmaring *ring,
330                               unsigned char *buf, size_t len, int tx)
331 {
332         dma_addr_t dmaaddr;
333
334         if (tx) {
335                 dmaaddr = ssb_dma_map_single(ring->dev->dev,
336                                              buf, len, DMA_TO_DEVICE);
337         } else {
338                 dmaaddr = ssb_dma_map_single(ring->dev->dev,
339                                              buf, len, DMA_FROM_DEVICE);
340         }
341
342         return dmaaddr;
343 }
344
345 static inline
346     void unmap_descbuffer(struct b43_dmaring *ring,
347                           dma_addr_t addr, size_t len, int tx)
348 {
349         if (tx) {
350                 ssb_dma_unmap_single(ring->dev->dev,
351                                      addr, len, DMA_TO_DEVICE);
352         } else {
353                 ssb_dma_unmap_single(ring->dev->dev,
354                                      addr, len, DMA_FROM_DEVICE);
355         }
356 }
357
358 static inline
359     void sync_descbuffer_for_cpu(struct b43_dmaring *ring,
360                                  dma_addr_t addr, size_t len)
361 {
362         B43_WARN_ON(ring->tx);
363         ssb_dma_sync_single_for_cpu(ring->dev->dev,
364                                     addr, len, DMA_FROM_DEVICE);
365 }
366
367 static inline
368     void sync_descbuffer_for_device(struct b43_dmaring *ring,
369                                     dma_addr_t addr, size_t len)
370 {
371         B43_WARN_ON(ring->tx);
372         ssb_dma_sync_single_for_device(ring->dev->dev,
373                                        addr, len, DMA_FROM_DEVICE);
374 }
375
376 static inline
377     void free_descriptor_buffer(struct b43_dmaring *ring,
378                                 struct b43_dmadesc_meta *meta)
379 {
380         if (meta->skb) {
381                 dev_kfree_skb_any(meta->skb);
382                 meta->skb = NULL;
383         }
384 }
385
386 static int alloc_ringmemory(struct b43_dmaring *ring)
387 {
388         gfp_t flags = GFP_KERNEL;
389
390         /* The specs call for 4K buffers for 30- and 32-bit DMA with 4K
391          * alignment and 8K buffers for 64-bit DMA with 8K alignment. Testing
392          * has shown that 4K is sufficient for the latter as long as the buffer
393          * does not cross an 8K boundary.
394          *
395          * For unknown reasons - possibly a hardware error - the BCM4311 rev
396          * 02, which uses 64-bit DMA, needs the ring buffer in very low memory,
397          * which accounts for the GFP_DMA flag below.
398          *
399          * The flags here must match the flags in free_ringmemory below!
400          */
401         if (ring->type == B43_DMA_64BIT)
402                 flags |= GFP_DMA;
403         ring->descbase = ssb_dma_alloc_consistent(ring->dev->dev,
404                                                   B43_DMA_RINGMEMSIZE,
405                                                   &(ring->dmabase), flags);
406         if (!ring->descbase) {
407                 b43err(ring->dev->wl, "DMA ringmemory allocation failed\n");
408                 return -ENOMEM;
409         }
410         memset(ring->descbase, 0, B43_DMA_RINGMEMSIZE);
411
412         return 0;
413 }
414
415 static void free_ringmemory(struct b43_dmaring *ring)
416 {
417         gfp_t flags = GFP_KERNEL;
418
419         if (ring->type == B43_DMA_64BIT)
420                 flags |= GFP_DMA;
421
422         ssb_dma_free_consistent(ring->dev->dev, B43_DMA_RINGMEMSIZE,
423                                 ring->descbase, ring->dmabase, flags);
424 }
425
426 /* Reset the RX DMA channel */
427 static int b43_dmacontroller_rx_reset(struct b43_wldev *dev, u16 mmio_base,
428                                       enum b43_dmatype type)
429 {
430         int i;
431         u32 value;
432         u16 offset;
433
434         might_sleep();
435
436         offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXCTL : B43_DMA32_RXCTL;
437         b43_write32(dev, mmio_base + offset, 0);
438         for (i = 0; i < 10; i++) {
439                 offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXSTATUS :
440                                                    B43_DMA32_RXSTATUS;
441                 value = b43_read32(dev, mmio_base + offset);
442                 if (type == B43_DMA_64BIT) {
443                         value &= B43_DMA64_RXSTAT;
444                         if (value == B43_DMA64_RXSTAT_DISABLED) {
445                                 i = -1;
446                                 break;
447                         }
448                 } else {
449                         value &= B43_DMA32_RXSTATE;
450                         if (value == B43_DMA32_RXSTAT_DISABLED) {
451                                 i = -1;
452                                 break;
453                         }
454                 }
455                 msleep(1);
456         }
457         if (i != -1) {
458                 b43err(dev->wl, "DMA RX reset timed out\n");
459                 return -ENODEV;
460         }
461
462         return 0;
463 }
464
465 /* Reset the TX DMA channel */
466 static int b43_dmacontroller_tx_reset(struct b43_wldev *dev, u16 mmio_base,
467                                       enum b43_dmatype type)
468 {
469         int i;
470         u32 value;
471         u16 offset;
472
473         might_sleep();
474
475         for (i = 0; i < 10; i++) {
476                 offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
477                                                    B43_DMA32_TXSTATUS;
478                 value = b43_read32(dev, mmio_base + offset);
479                 if (type == B43_DMA_64BIT) {
480                         value &= B43_DMA64_TXSTAT;
481                         if (value == B43_DMA64_TXSTAT_DISABLED ||
482                             value == B43_DMA64_TXSTAT_IDLEWAIT ||
483                             value == B43_DMA64_TXSTAT_STOPPED)
484                                 break;
485                 } else {
486                         value &= B43_DMA32_TXSTATE;
487                         if (value == B43_DMA32_TXSTAT_DISABLED ||
488                             value == B43_DMA32_TXSTAT_IDLEWAIT ||
489                             value == B43_DMA32_TXSTAT_STOPPED)
490                                 break;
491                 }
492                 msleep(1);
493         }
494         offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXCTL : B43_DMA32_TXCTL;
495         b43_write32(dev, mmio_base + offset, 0);
496         for (i = 0; i < 10; i++) {
497                 offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
498                                                    B43_DMA32_TXSTATUS;
499                 value = b43_read32(dev, mmio_base + offset);
500                 if (type == B43_DMA_64BIT) {
501                         value &= B43_DMA64_TXSTAT;
502                         if (value == B43_DMA64_TXSTAT_DISABLED) {
503                                 i = -1;
504                                 break;
505                         }
506                 } else {
507                         value &= B43_DMA32_TXSTATE;
508                         if (value == B43_DMA32_TXSTAT_DISABLED) {
509                                 i = -1;
510                                 break;
511                         }
512                 }
513                 msleep(1);
514         }
515         if (i != -1) {
516                 b43err(dev->wl, "DMA TX reset timed out\n");
517                 return -ENODEV;
518         }
519         /* ensure the reset is completed. */
520         msleep(1);
521
522         return 0;
523 }
524
525 /* Check if a DMA mapping address is invalid. */
526 static bool b43_dma_mapping_error(struct b43_dmaring *ring,
527                                   dma_addr_t addr,
528                                   size_t buffersize, bool dma_to_device)
529 {
530         if (unlikely(ssb_dma_mapping_error(ring->dev->dev, addr)))
531                 return 1;
532
533         switch (ring->type) {
534         case B43_DMA_30BIT:
535                 if ((u64)addr + buffersize > (1ULL << 30))
536                         goto address_error;
537                 break;
538         case B43_DMA_32BIT:
539                 if ((u64)addr + buffersize > (1ULL << 32))
540                         goto address_error;
541                 break;
542         case B43_DMA_64BIT:
543                 /* Currently we can't have addresses beyond
544                  * 64bit in the kernel. */
545                 break;
546         }
547
548         /* The address is OK. */
549         return 0;
550
551 address_error:
552         /* We can't support this address. Unmap it again. */
553         unmap_descbuffer(ring, addr, buffersize, dma_to_device);
554
555         return 1;
556 }
557
558 static int setup_rx_descbuffer(struct b43_dmaring *ring,
559                                struct b43_dmadesc_generic *desc,
560                                struct b43_dmadesc_meta *meta, gfp_t gfp_flags)
561 {
562         struct b43_rxhdr_fw4 *rxhdr;
563         dma_addr_t dmaaddr;
564         struct sk_buff *skb;
565
566         B43_WARN_ON(ring->tx);
567
568         skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
569         if (unlikely(!skb))
570                 return -ENOMEM;
571         dmaaddr = map_descbuffer(ring, skb->data, ring->rx_buffersize, 0);
572         if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
573                 /* ugh. try to realloc in zone_dma */
574                 gfp_flags |= GFP_DMA;
575
576                 dev_kfree_skb_any(skb);
577
578                 skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
579                 if (unlikely(!skb))
580                         return -ENOMEM;
581                 dmaaddr = map_descbuffer(ring, skb->data,
582                                          ring->rx_buffersize, 0);
583                 if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
584                         b43err(ring->dev->wl, "RX DMA buffer allocation failed\n");
585                         dev_kfree_skb_any(skb);
586                         return -EIO;
587                 }
588         }
589
590         meta->skb = skb;
591         meta->dmaaddr = dmaaddr;
592         ring->ops->fill_descriptor(ring, desc, dmaaddr,
593                                    ring->rx_buffersize, 0, 0, 0);
594
595         rxhdr = (struct b43_rxhdr_fw4 *)(skb->data);
596         rxhdr->frame_len = 0;
597
598         return 0;
599 }
600
601 /* Allocate the initial descbuffers.
602  * This is used for an RX ring only.
603  */
604 static int alloc_initial_descbuffers(struct b43_dmaring *ring)
605 {
606         int i, err = -ENOMEM;
607         struct b43_dmadesc_generic *desc;
608         struct b43_dmadesc_meta *meta;
609
610         for (i = 0; i < ring->nr_slots; i++) {
611                 desc = ring->ops->idx2desc(ring, i, &meta);
612
613                 err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
614                 if (err) {
615                         b43err(ring->dev->wl,
616                                "Failed to allocate initial descbuffers\n");
617                         goto err_unwind;
618                 }
619         }
620         mb();
621         ring->used_slots = ring->nr_slots;
622         err = 0;
623       out:
624         return err;
625
626       err_unwind:
627         for (i--; i >= 0; i--) {
628                 desc = ring->ops->idx2desc(ring, i, &meta);
629
630                 unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
631                 dev_kfree_skb(meta->skb);
632         }
633         goto out;
634 }
635
636 /* Do initial setup of the DMA controller.
637  * Reset the controller, write the ring busaddress
638  * and switch the "enable" bit on.
639  */
640 static int dmacontroller_setup(struct b43_dmaring *ring)
641 {
642         int err = 0;
643         u32 value;
644         u32 addrext;
645         u32 trans = ssb_dma_translation(ring->dev->dev);
646
647         if (ring->tx) {
648                 if (ring->type == B43_DMA_64BIT) {
649                         u64 ringbase = (u64) (ring->dmabase);
650
651                         addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
652                             >> SSB_DMA_TRANSLATION_SHIFT;
653                         value = B43_DMA64_TXENABLE;
654                         value |= (addrext << B43_DMA64_TXADDREXT_SHIFT)
655                             & B43_DMA64_TXADDREXT_MASK;
656                         b43_dma_write(ring, B43_DMA64_TXCTL, value);
657                         b43_dma_write(ring, B43_DMA64_TXRINGLO,
658                                       (ringbase & 0xFFFFFFFF));
659                         b43_dma_write(ring, B43_DMA64_TXRINGHI,
660                                       ((ringbase >> 32) &
661                                        ~SSB_DMA_TRANSLATION_MASK)
662                                       | (trans << 1));
663                 } else {
664                         u32 ringbase = (u32) (ring->dmabase);
665
666                         addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
667                             >> SSB_DMA_TRANSLATION_SHIFT;
668                         value = B43_DMA32_TXENABLE;
669                         value |= (addrext << B43_DMA32_TXADDREXT_SHIFT)
670                             & B43_DMA32_TXADDREXT_MASK;
671                         b43_dma_write(ring, B43_DMA32_TXCTL, value);
672                         b43_dma_write(ring, B43_DMA32_TXRING,
673                                       (ringbase & ~SSB_DMA_TRANSLATION_MASK)
674                                       | trans);
675                 }
676         } else {
677                 err = alloc_initial_descbuffers(ring);
678                 if (err)
679                         goto out;
680                 if (ring->type == B43_DMA_64BIT) {
681                         u64 ringbase = (u64) (ring->dmabase);
682
683                         addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
684                             >> SSB_DMA_TRANSLATION_SHIFT;
685                         value = (ring->frameoffset << B43_DMA64_RXFROFF_SHIFT);
686                         value |= B43_DMA64_RXENABLE;
687                         value |= (addrext << B43_DMA64_RXADDREXT_SHIFT)
688                             & B43_DMA64_RXADDREXT_MASK;
689                         b43_dma_write(ring, B43_DMA64_RXCTL, value);
690                         b43_dma_write(ring, B43_DMA64_RXRINGLO,
691                                       (ringbase & 0xFFFFFFFF));
692                         b43_dma_write(ring, B43_DMA64_RXRINGHI,
693                                       ((ringbase >> 32) &
694                                        ~SSB_DMA_TRANSLATION_MASK)
695                                       | (trans << 1));
696                         b43_dma_write(ring, B43_DMA64_RXINDEX, ring->nr_slots *
697                                       sizeof(struct b43_dmadesc64));
698                 } else {
699                         u32 ringbase = (u32) (ring->dmabase);
700
701                         addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
702                             >> SSB_DMA_TRANSLATION_SHIFT;
703                         value = (ring->frameoffset << B43_DMA32_RXFROFF_SHIFT);
704                         value |= B43_DMA32_RXENABLE;
705                         value |= (addrext << B43_DMA32_RXADDREXT_SHIFT)
706                             & B43_DMA32_RXADDREXT_MASK;
707                         b43_dma_write(ring, B43_DMA32_RXCTL, value);
708                         b43_dma_write(ring, B43_DMA32_RXRING,
709                                       (ringbase & ~SSB_DMA_TRANSLATION_MASK)
710                                       | trans);
711                         b43_dma_write(ring, B43_DMA32_RXINDEX, ring->nr_slots *
712                                       sizeof(struct b43_dmadesc32));
713                 }
714         }
715
716 out:
717         return err;
718 }
719
720 /* Shutdown the DMA controller. */
721 static void dmacontroller_cleanup(struct b43_dmaring *ring)
722 {
723         if (ring->tx) {
724                 b43_dmacontroller_tx_reset(ring->dev, ring->mmio_base,
725                                            ring->type);
726                 if (ring->type == B43_DMA_64BIT) {
727                         b43_dma_write(ring, B43_DMA64_TXRINGLO, 0);
728                         b43_dma_write(ring, B43_DMA64_TXRINGHI, 0);
729                 } else
730                         b43_dma_write(ring, B43_DMA32_TXRING, 0);
731         } else {
732                 b43_dmacontroller_rx_reset(ring->dev, ring->mmio_base,
733                                            ring->type);
734                 if (ring->type == B43_DMA_64BIT) {
735                         b43_dma_write(ring, B43_DMA64_RXRINGLO, 0);
736                         b43_dma_write(ring, B43_DMA64_RXRINGHI, 0);
737                 } else
738                         b43_dma_write(ring, B43_DMA32_RXRING, 0);
739         }
740 }
741
742 static void free_all_descbuffers(struct b43_dmaring *ring)
743 {
744         struct b43_dmadesc_generic *desc;
745         struct b43_dmadesc_meta *meta;
746         int i;
747
748         if (!ring->used_slots)
749                 return;
750         for (i = 0; i < ring->nr_slots; i++) {
751                 desc = ring->ops->idx2desc(ring, i, &meta);
752
753                 if (!meta->skb) {
754                         B43_WARN_ON(!ring->tx);
755                         continue;
756                 }
757                 if (ring->tx) {
758                         unmap_descbuffer(ring, meta->dmaaddr,
759                                          meta->skb->len, 1);
760                 } else {
761                         unmap_descbuffer(ring, meta->dmaaddr,
762                                          ring->rx_buffersize, 0);
763                 }
764                 free_descriptor_buffer(ring, meta);
765         }
766 }
767
768 static u64 supported_dma_mask(struct b43_wldev *dev)
769 {
770         u32 tmp;
771         u16 mmio_base;
772
773         tmp = b43_read32(dev, SSB_TMSHIGH);
774         if (tmp & SSB_TMSHIGH_DMA64)
775                 return DMA_64BIT_MASK;
776         mmio_base = b43_dmacontroller_base(0, 0);
777         b43_write32(dev, mmio_base + B43_DMA32_TXCTL, B43_DMA32_TXADDREXT_MASK);
778         tmp = b43_read32(dev, mmio_base + B43_DMA32_TXCTL);
779         if (tmp & B43_DMA32_TXADDREXT_MASK)
780                 return DMA_32BIT_MASK;
781
782         return DMA_30BIT_MASK;
783 }
784
785 static enum b43_dmatype dma_mask_to_engine_type(u64 dmamask)
786 {
787         if (dmamask == DMA_30BIT_MASK)
788                 return B43_DMA_30BIT;
789         if (dmamask == DMA_32BIT_MASK)
790                 return B43_DMA_32BIT;
791         if (dmamask == DMA_64BIT_MASK)
792                 return B43_DMA_64BIT;
793         B43_WARN_ON(1);
794         return B43_DMA_30BIT;
795 }
796
797 /* Main initialization function. */
798 static
799 struct b43_dmaring *b43_setup_dmaring(struct b43_wldev *dev,
800                                       int controller_index,
801                                       int for_tx,
802                                       enum b43_dmatype type)
803 {
804         struct b43_dmaring *ring;
805         int err;
806         dma_addr_t dma_test;
807
808         ring = kzalloc(sizeof(*ring), GFP_KERNEL);
809         if (!ring)
810                 goto out;
811
812         ring->nr_slots = B43_RXRING_SLOTS;
813         if (for_tx)
814                 ring->nr_slots = B43_TXRING_SLOTS;
815
816         ring->meta = kcalloc(ring->nr_slots, sizeof(struct b43_dmadesc_meta),
817                              GFP_KERNEL);
818         if (!ring->meta)
819                 goto err_kfree_ring;
820
821         ring->type = type;
822         ring->dev = dev;
823         ring->mmio_base = b43_dmacontroller_base(type, controller_index);
824         ring->index = controller_index;
825         if (type == B43_DMA_64BIT)
826                 ring->ops = &dma64_ops;
827         else
828                 ring->ops = &dma32_ops;
829         if (for_tx) {
830                 ring->tx = 1;
831                 ring->current_slot = -1;
832         } else {
833                 if (ring->index == 0) {
834                         ring->rx_buffersize = B43_DMA0_RX_BUFFERSIZE;
835                         ring->frameoffset = B43_DMA0_RX_FRAMEOFFSET;
836                 } else
837                         B43_WARN_ON(1);
838         }
839         spin_lock_init(&ring->lock);
840 #ifdef CONFIG_B43_DEBUG
841         ring->last_injected_overflow = jiffies;
842 #endif
843
844         if (for_tx) {
845                 ring->txhdr_cache = kcalloc(ring->nr_slots / TX_SLOTS_PER_FRAME,
846                                             b43_txhdr_size(dev),
847                                             GFP_KERNEL);
848                 if (!ring->txhdr_cache)
849                         goto err_kfree_meta;
850
851                 /* test for ability to dma to txhdr_cache */
852                 dma_test = ssb_dma_map_single(dev->dev,
853                                               ring->txhdr_cache,
854                                               b43_txhdr_size(dev),
855                                               DMA_TO_DEVICE);
856
857                 if (b43_dma_mapping_error(ring, dma_test,
858                                           b43_txhdr_size(dev), 1)) {
859                         /* ugh realloc */
860                         kfree(ring->txhdr_cache);
861                         ring->txhdr_cache = kcalloc(ring->nr_slots / TX_SLOTS_PER_FRAME,
862                                                     b43_txhdr_size(dev),
863                                                     GFP_KERNEL | GFP_DMA);
864                         if (!ring->txhdr_cache)
865                                 goto err_kfree_meta;
866
867                         dma_test = ssb_dma_map_single(dev->dev,
868                                                       ring->txhdr_cache,
869                                                       b43_txhdr_size(dev),
870                                                       DMA_TO_DEVICE);
871
872                         if (b43_dma_mapping_error(ring, dma_test,
873                                                   b43_txhdr_size(dev), 1)) {
874
875                                 b43err(dev->wl,
876                                        "TXHDR DMA allocation failed\n");
877                                 goto err_kfree_txhdr_cache;
878                         }
879                 }
880
881                 ssb_dma_unmap_single(dev->dev,
882                                      dma_test, b43_txhdr_size(dev),
883                                      DMA_TO_DEVICE);
884         }
885
886         err = alloc_ringmemory(ring);
887         if (err)
888                 goto err_kfree_txhdr_cache;
889         err = dmacontroller_setup(ring);
890         if (err)
891                 goto err_free_ringmemory;
892
893       out:
894         return ring;
895
896       err_free_ringmemory:
897         free_ringmemory(ring);
898       err_kfree_txhdr_cache:
899         kfree(ring->txhdr_cache);
900       err_kfree_meta:
901         kfree(ring->meta);
902       err_kfree_ring:
903         kfree(ring);
904         ring = NULL;
905         goto out;
906 }
907
908 #define divide(a, b)    ({      \
909         typeof(a) __a = a;      \
910         do_div(__a, b);         \
911         __a;                    \
912   })
913
914 #define modulo(a, b)    ({      \
915         typeof(a) __a = a;      \
916         do_div(__a, b);         \
917   })
918
919 /* Main cleanup function. */
920 static void b43_destroy_dmaring(struct b43_dmaring *ring,
921                                 const char *ringname)
922 {
923         if (!ring)
924                 return;
925
926 #ifdef CONFIG_B43_DEBUG
927         {
928                 /* Print some statistics. */
929                 u64 failed_packets = ring->nr_failed_tx_packets;
930                 u64 succeed_packets = ring->nr_succeed_tx_packets;
931                 u64 nr_packets = failed_packets + succeed_packets;
932                 u64 permille_failed = 0, average_tries = 0;
933
934                 if (nr_packets)
935                         permille_failed = divide(failed_packets * 1000, nr_packets);
936                 if (nr_packets)
937                         average_tries = divide(ring->nr_total_packet_tries * 100, nr_packets);
938
939                 b43dbg(ring->dev->wl, "DMA-%u %s: "
940                        "Used slots %d/%d, Failed frames %llu/%llu = %llu.%01llu%%, "
941                        "Average tries %llu.%02llu\n",
942                        (unsigned int)(ring->type), ringname,
943                        ring->max_used_slots,
944                        ring->nr_slots,
945                        (unsigned long long)failed_packets,
946                        (unsigned long long)nr_packets,
947                        (unsigned long long)divide(permille_failed, 10),
948                        (unsigned long long)modulo(permille_failed, 10),
949                        (unsigned long long)divide(average_tries, 100),
950                        (unsigned long long)modulo(average_tries, 100));
951         }
952 #endif /* DEBUG */
953
954         /* Device IRQs are disabled prior entering this function,
955          * so no need to take care of concurrency with rx handler stuff.
956          */
957         dmacontroller_cleanup(ring);
958         free_all_descbuffers(ring);
959         free_ringmemory(ring);
960
961         kfree(ring->txhdr_cache);
962         kfree(ring->meta);
963         kfree(ring);
964 }
965
966 #define destroy_ring(dma, ring) do {                            \
967         b43_destroy_dmaring((dma)->ring, __stringify(ring));    \
968         (dma)->ring = NULL;                                     \
969     } while (0)
970
971 void b43_dma_free(struct b43_wldev *dev)
972 {
973         struct b43_dma *dma;
974
975         if (b43_using_pio_transfers(dev))
976                 return;
977         dma = &dev->dma;
978
979         destroy_ring(dma, rx_ring);
980         destroy_ring(dma, tx_ring_AC_BK);
981         destroy_ring(dma, tx_ring_AC_BE);
982         destroy_ring(dma, tx_ring_AC_VI);
983         destroy_ring(dma, tx_ring_AC_VO);
984         destroy_ring(dma, tx_ring_mcast);
985 }
986
987 static int b43_dma_set_mask(struct b43_wldev *dev, u64 mask)
988 {
989         u64 orig_mask = mask;
990         bool fallback = 0;
991         int err;
992
993         /* Try to set the DMA mask. If it fails, try falling back to a
994          * lower mask, as we can always also support a lower one. */
995         while (1) {
996                 err = ssb_dma_set_mask(dev->dev, mask);
997                 if (!err)
998                         break;
999                 if (mask == DMA_64BIT_MASK) {
1000                         mask = DMA_32BIT_MASK;
1001                         fallback = 1;
1002                         continue;
1003                 }
1004                 if (mask == DMA_32BIT_MASK) {
1005                         mask = DMA_30BIT_MASK;
1006                         fallback = 1;
1007                         continue;
1008                 }
1009                 b43err(dev->wl, "The machine/kernel does not support "
1010                        "the required %u-bit DMA mask\n",
1011                        (unsigned int)dma_mask_to_engine_type(orig_mask));
1012                 return -EOPNOTSUPP;
1013         }
1014         if (fallback) {
1015                 b43info(dev->wl, "DMA mask fallback from %u-bit to %u-bit\n",
1016                         (unsigned int)dma_mask_to_engine_type(orig_mask),
1017                         (unsigned int)dma_mask_to_engine_type(mask));
1018         }
1019
1020         return 0;
1021 }
1022
1023 int b43_dma_init(struct b43_wldev *dev)
1024 {
1025         struct b43_dma *dma = &dev->dma;
1026         int err;
1027         u64 dmamask;
1028         enum b43_dmatype type;
1029
1030         dmamask = supported_dma_mask(dev);
1031         type = dma_mask_to_engine_type(dmamask);
1032         err = b43_dma_set_mask(dev, dmamask);
1033         if (err)
1034                 return err;
1035
1036         err = -ENOMEM;
1037         /* setup TX DMA channels. */
1038         dma->tx_ring_AC_BK = b43_setup_dmaring(dev, 0, 1, type);
1039         if (!dma->tx_ring_AC_BK)
1040                 goto out;
1041
1042         dma->tx_ring_AC_BE = b43_setup_dmaring(dev, 1, 1, type);
1043         if (!dma->tx_ring_AC_BE)
1044                 goto err_destroy_bk;
1045
1046         dma->tx_ring_AC_VI = b43_setup_dmaring(dev, 2, 1, type);
1047         if (!dma->tx_ring_AC_VI)
1048                 goto err_destroy_be;
1049
1050         dma->tx_ring_AC_VO = b43_setup_dmaring(dev, 3, 1, type);
1051         if (!dma->tx_ring_AC_VO)
1052                 goto err_destroy_vi;
1053
1054         dma->tx_ring_mcast = b43_setup_dmaring(dev, 4, 1, type);
1055         if (!dma->tx_ring_mcast)
1056                 goto err_destroy_vo;
1057
1058         /* setup RX DMA channel. */
1059         dma->rx_ring = b43_setup_dmaring(dev, 0, 0, type);
1060         if (!dma->rx_ring)
1061                 goto err_destroy_mcast;
1062
1063         /* No support for the TX status DMA ring. */
1064         B43_WARN_ON(dev->dev->id.revision < 5);
1065
1066         b43dbg(dev->wl, "%u-bit DMA initialized\n",
1067                (unsigned int)type);
1068         err = 0;
1069 out:
1070         return err;
1071
1072 err_destroy_mcast:
1073         destroy_ring(dma, tx_ring_mcast);
1074 err_destroy_vo:
1075         destroy_ring(dma, tx_ring_AC_VO);
1076 err_destroy_vi:
1077         destroy_ring(dma, tx_ring_AC_VI);
1078 err_destroy_be:
1079         destroy_ring(dma, tx_ring_AC_BE);
1080 err_destroy_bk:
1081         destroy_ring(dma, tx_ring_AC_BK);
1082         return err;
1083 }
1084
1085 /* Generate a cookie for the TX header. */
1086 static u16 generate_cookie(struct b43_dmaring *ring, int slot)
1087 {
1088         u16 cookie;
1089
1090         /* Use the upper 4 bits of the cookie as
1091          * DMA controller ID and store the slot number
1092          * in the lower 12 bits.
1093          * Note that the cookie must never be 0, as this
1094          * is a special value used in RX path.
1095          * It can also not be 0xFFFF because that is special
1096          * for multicast frames.
1097          */
1098         cookie = (((u16)ring->index + 1) << 12);
1099         B43_WARN_ON(slot & ~0x0FFF);
1100         cookie |= (u16)slot;
1101
1102         return cookie;
1103 }
1104
1105 /* Inspect a cookie and find out to which controller/slot it belongs. */
1106 static
1107 struct b43_dmaring *parse_cookie(struct b43_wldev *dev, u16 cookie, int *slot)
1108 {
1109         struct b43_dma *dma = &dev->dma;
1110         struct b43_dmaring *ring = NULL;
1111
1112         switch (cookie & 0xF000) {
1113         case 0x1000:
1114                 ring = dma->tx_ring_AC_BK;
1115                 break;
1116         case 0x2000:
1117                 ring = dma->tx_ring_AC_BE;
1118                 break;
1119         case 0x3000:
1120                 ring = dma->tx_ring_AC_VI;
1121                 break;
1122         case 0x4000:
1123                 ring = dma->tx_ring_AC_VO;
1124                 break;
1125         case 0x5000:
1126                 ring = dma->tx_ring_mcast;
1127                 break;
1128         default:
1129                 B43_WARN_ON(1);
1130         }
1131         *slot = (cookie & 0x0FFF);
1132         B43_WARN_ON(!(ring && *slot >= 0 && *slot < ring->nr_slots));
1133
1134         return ring;
1135 }
1136
1137 static int dma_tx_fragment(struct b43_dmaring *ring,
1138                            struct sk_buff *skb)
1139 {
1140         const struct b43_dma_ops *ops = ring->ops;
1141         struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1142         u8 *header;
1143         int slot, old_top_slot, old_used_slots;
1144         int err;
1145         struct b43_dmadesc_generic *desc;
1146         struct b43_dmadesc_meta *meta;
1147         struct b43_dmadesc_meta *meta_hdr;
1148         struct sk_buff *bounce_skb;
1149         u16 cookie;
1150         size_t hdrsize = b43_txhdr_size(ring->dev);
1151
1152         /* Important note: If the number of used DMA slots per TX frame
1153          * is changed here, the TX_SLOTS_PER_FRAME definition at the top of
1154          * the file has to be updated, too!
1155          */
1156
1157         old_top_slot = ring->current_slot;
1158         old_used_slots = ring->used_slots;
1159
1160         /* Get a slot for the header. */
1161         slot = request_slot(ring);
1162         desc = ops->idx2desc(ring, slot, &meta_hdr);
1163         memset(meta_hdr, 0, sizeof(*meta_hdr));
1164
1165         header = &(ring->txhdr_cache[(slot / TX_SLOTS_PER_FRAME) * hdrsize]);
1166         cookie = generate_cookie(ring, slot);
1167         err = b43_generate_txhdr(ring->dev, header,
1168                                  skb->data, skb->len, info, cookie);
1169         if (unlikely(err)) {
1170                 ring->current_slot = old_top_slot;
1171                 ring->used_slots = old_used_slots;
1172                 return err;
1173         }
1174
1175         meta_hdr->dmaaddr = map_descbuffer(ring, (unsigned char *)header,
1176                                            hdrsize, 1);
1177         if (b43_dma_mapping_error(ring, meta_hdr->dmaaddr, hdrsize, 1)) {
1178                 ring->current_slot = old_top_slot;
1179                 ring->used_slots = old_used_slots;
1180                 return -EIO;
1181         }
1182         ops->fill_descriptor(ring, desc, meta_hdr->dmaaddr,
1183                              hdrsize, 1, 0, 0);
1184
1185         /* Get a slot for the payload. */
1186         slot = request_slot(ring);
1187         desc = ops->idx2desc(ring, slot, &meta);
1188         memset(meta, 0, sizeof(*meta));
1189
1190         meta->skb = skb;
1191         meta->is_last_fragment = 1;
1192
1193         meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
1194         /* create a bounce buffer in zone_dma on mapping failure. */
1195         if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
1196                 bounce_skb = __dev_alloc_skb(skb->len, GFP_ATOMIC | GFP_DMA);
1197                 if (!bounce_skb) {
1198                         ring->current_slot = old_top_slot;
1199                         ring->used_slots = old_used_slots;
1200                         err = -ENOMEM;
1201                         goto out_unmap_hdr;
1202                 }
1203
1204                 memcpy(skb_put(bounce_skb, skb->len), skb->data, skb->len);
1205                 dev_kfree_skb_any(skb);
1206                 skb = bounce_skb;
1207                 meta->skb = skb;
1208                 meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
1209                 if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
1210                         ring->current_slot = old_top_slot;
1211                         ring->used_slots = old_used_slots;
1212                         err = -EIO;
1213                         goto out_free_bounce;
1214                 }
1215         }
1216
1217         ops->fill_descriptor(ring, desc, meta->dmaaddr, skb->len, 0, 1, 1);
1218
1219         if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
1220                 /* Tell the firmware about the cookie of the last
1221                  * mcast frame, so it can clear the more-data bit in it. */
1222                 b43_shm_write16(ring->dev, B43_SHM_SHARED,
1223                                 B43_SHM_SH_MCASTCOOKIE, cookie);
1224         }
1225         /* Now transfer the whole frame. */
1226         wmb();
1227         ops->poke_tx(ring, next_slot(ring, slot));
1228         return 0;
1229
1230 out_free_bounce:
1231         dev_kfree_skb_any(skb);
1232 out_unmap_hdr:
1233         unmap_descbuffer(ring, meta_hdr->dmaaddr,
1234                          hdrsize, 1);
1235         return err;
1236 }
1237
1238 static inline int should_inject_overflow(struct b43_dmaring *ring)
1239 {
1240 #ifdef CONFIG_B43_DEBUG
1241         if (unlikely(b43_debug(ring->dev, B43_DBG_DMAOVERFLOW))) {
1242                 /* Check if we should inject another ringbuffer overflow
1243                  * to test handling of this situation in the stack. */
1244                 unsigned long next_overflow;
1245
1246                 next_overflow = ring->last_injected_overflow + HZ;
1247                 if (time_after(jiffies, next_overflow)) {
1248                         ring->last_injected_overflow = jiffies;
1249                         b43dbg(ring->dev->wl,
1250                                "Injecting TX ring overflow on "
1251                                "DMA controller %d\n", ring->index);
1252                         return 1;
1253                 }
1254         }
1255 #endif /* CONFIG_B43_DEBUG */
1256         return 0;
1257 }
1258
1259 /* Static mapping of mac80211's queues (priorities) to b43 DMA rings. */
1260 static struct b43_dmaring * select_ring_by_priority(struct b43_wldev *dev,
1261                                                     u8 queue_prio)
1262 {
1263         struct b43_dmaring *ring;
1264
1265         if (b43_modparam_qos) {
1266                 /* 0 = highest priority */
1267                 switch (queue_prio) {
1268                 default:
1269                         B43_WARN_ON(1);
1270                         /* fallthrough */
1271                 case 0:
1272                         ring = dev->dma.tx_ring_AC_VO;
1273                         break;
1274                 case 1:
1275                         ring = dev->dma.tx_ring_AC_VI;
1276                         break;
1277                 case 2:
1278                         ring = dev->dma.tx_ring_AC_BE;
1279                         break;
1280                 case 3:
1281                         ring = dev->dma.tx_ring_AC_BK;
1282                         break;
1283                 }
1284         } else
1285                 ring = dev->dma.tx_ring_AC_BE;
1286
1287         return ring;
1288 }
1289
1290 int b43_dma_tx(struct b43_wldev *dev, struct sk_buff *skb)
1291 {
1292         struct b43_dmaring *ring;
1293         struct ieee80211_hdr *hdr;
1294         int err = 0;
1295         unsigned long flags;
1296         struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1297
1298         hdr = (struct ieee80211_hdr *)skb->data;
1299         if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
1300                 /* The multicast ring will be sent after the DTIM */
1301                 ring = dev->dma.tx_ring_mcast;
1302                 /* Set the more-data bit. Ucode will clear it on
1303                  * the last frame for us. */
1304                 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_MOREDATA);
1305         } else {
1306                 /* Decide by priority where to put this frame. */
1307                 ring = select_ring_by_priority(
1308                         dev, skb_get_queue_mapping(skb));
1309         }
1310
1311         spin_lock_irqsave(&ring->lock, flags);
1312
1313         B43_WARN_ON(!ring->tx);
1314         /* Check if the queue was stopped in mac80211,
1315          * but we got called nevertheless.
1316          * That would be a mac80211 bug. */
1317         B43_WARN_ON(ring->stopped);
1318
1319         if (unlikely(free_slots(ring) < TX_SLOTS_PER_FRAME)) {
1320                 b43warn(dev->wl, "DMA queue overflow\n");
1321                 err = -ENOSPC;
1322                 goto out_unlock;
1323         }
1324
1325         /* Assign the queue number to the ring (if not already done before)
1326          * so TX status handling can use it. The queue to ring mapping is
1327          * static, so we don't need to store it per frame. */
1328         ring->queue_prio = skb_get_queue_mapping(skb);
1329
1330         err = dma_tx_fragment(ring, skb);
1331         if (unlikely(err == -ENOKEY)) {
1332                 /* Drop this packet, as we don't have the encryption key
1333                  * anymore and must not transmit it unencrypted. */
1334                 dev_kfree_skb_any(skb);
1335                 err = 0;
1336                 goto out_unlock;
1337         }
1338         if (unlikely(err)) {
1339                 b43err(dev->wl, "DMA tx mapping failure\n");
1340                 goto out_unlock;
1341         }
1342         ring->nr_tx_packets++;
1343         if ((free_slots(ring) < TX_SLOTS_PER_FRAME) ||
1344             should_inject_overflow(ring)) {
1345                 /* This TX ring is full. */
1346                 ieee80211_stop_queue(dev->wl->hw, skb_get_queue_mapping(skb));
1347                 ring->stopped = 1;
1348                 if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
1349                         b43dbg(dev->wl, "Stopped TX ring %d\n", ring->index);
1350                 }
1351         }
1352 out_unlock:
1353         spin_unlock_irqrestore(&ring->lock, flags);
1354
1355         return err;
1356 }
1357
1358 /* Called with IRQs disabled. */
1359 void b43_dma_handle_txstatus(struct b43_wldev *dev,
1360                              const struct b43_txstatus *status)
1361 {
1362         const struct b43_dma_ops *ops;
1363         struct b43_dmaring *ring;
1364         struct b43_dmadesc_generic *desc;
1365         struct b43_dmadesc_meta *meta;
1366         int slot;
1367         bool frame_succeed;
1368
1369         ring = parse_cookie(dev, status->cookie, &slot);
1370         if (unlikely(!ring))
1371                 return;
1372
1373         spin_lock(&ring->lock); /* IRQs are already disabled. */
1374
1375         B43_WARN_ON(!ring->tx);
1376         ops = ring->ops;
1377         while (1) {
1378                 B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
1379                 desc = ops->idx2desc(ring, slot, &meta);
1380
1381                 if (meta->skb)
1382                         unmap_descbuffer(ring, meta->dmaaddr, meta->skb->len,
1383                                          1);
1384                 else
1385                         unmap_descbuffer(ring, meta->dmaaddr,
1386                                          b43_txhdr_size(dev), 1);
1387
1388                 if (meta->is_last_fragment) {
1389                         struct ieee80211_tx_info *info;
1390
1391                         BUG_ON(!meta->skb);
1392
1393                         info = IEEE80211_SKB_CB(meta->skb);
1394
1395                         /*
1396                          * Call back to inform the ieee80211 subsystem about
1397                          * the status of the transmission.
1398                          */
1399                         frame_succeed = b43_fill_txstatus_report(dev, info, status);
1400 #ifdef CONFIG_B43_DEBUG
1401                         if (frame_succeed)
1402                                 ring->nr_succeed_tx_packets++;
1403                         else
1404                                 ring->nr_failed_tx_packets++;
1405                         ring->nr_total_packet_tries += status->frame_count;
1406 #endif /* DEBUG */
1407                         ieee80211_tx_status_irqsafe(dev->wl->hw, meta->skb);
1408
1409                         /* skb is freed by ieee80211_tx_status_irqsafe() */
1410                         meta->skb = NULL;
1411                 } else {
1412                         /* No need to call free_descriptor_buffer here, as
1413                          * this is only the txhdr, which is not allocated.
1414                          */
1415                         B43_WARN_ON(meta->skb);
1416                 }
1417
1418                 /* Everything unmapped and free'd. So it's not used anymore. */
1419                 ring->used_slots--;
1420
1421                 if (meta->is_last_fragment)
1422                         break;
1423                 slot = next_slot(ring, slot);
1424         }
1425         dev->stats.last_tx = jiffies;
1426         if (ring->stopped) {
1427                 B43_WARN_ON(free_slots(ring) < TX_SLOTS_PER_FRAME);
1428                 ieee80211_wake_queue(dev->wl->hw, ring->queue_prio);
1429                 ring->stopped = 0;
1430                 if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
1431                         b43dbg(dev->wl, "Woke up TX ring %d\n", ring->index);
1432                 }
1433         }
1434
1435         spin_unlock(&ring->lock);
1436 }
1437
1438 void b43_dma_get_tx_stats(struct b43_wldev *dev,
1439                           struct ieee80211_tx_queue_stats *stats)
1440 {
1441         const int nr_queues = dev->wl->hw->queues;
1442         struct b43_dmaring *ring;
1443         unsigned long flags;
1444         int i;
1445
1446         for (i = 0; i < nr_queues; i++) {
1447                 ring = select_ring_by_priority(dev, i);
1448
1449                 spin_lock_irqsave(&ring->lock, flags);
1450                 stats[i].len = ring->used_slots / TX_SLOTS_PER_FRAME;
1451                 stats[i].limit = ring->nr_slots / TX_SLOTS_PER_FRAME;
1452                 stats[i].count = ring->nr_tx_packets;
1453                 spin_unlock_irqrestore(&ring->lock, flags);
1454         }
1455 }
1456
1457 static void dma_rx(struct b43_dmaring *ring, int *slot)
1458 {
1459         const struct b43_dma_ops *ops = ring->ops;
1460         struct b43_dmadesc_generic *desc;
1461         struct b43_dmadesc_meta *meta;
1462         struct b43_rxhdr_fw4 *rxhdr;
1463         struct sk_buff *skb;
1464         u16 len;
1465         int err;
1466         dma_addr_t dmaaddr;
1467
1468         desc = ops->idx2desc(ring, *slot, &meta);
1469
1470         sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
1471         skb = meta->skb;
1472
1473         rxhdr = (struct b43_rxhdr_fw4 *)skb->data;
1474         len = le16_to_cpu(rxhdr->frame_len);
1475         if (len == 0) {
1476                 int i = 0;
1477
1478                 do {
1479                         udelay(2);
1480                         barrier();
1481                         len = le16_to_cpu(rxhdr->frame_len);
1482                 } while (len == 0 && i++ < 5);
1483                 if (unlikely(len == 0)) {
1484                         /* recycle the descriptor buffer. */
1485                         sync_descbuffer_for_device(ring, meta->dmaaddr,
1486                                                    ring->rx_buffersize);
1487                         goto drop;
1488                 }
1489         }
1490         if (unlikely(len > ring->rx_buffersize)) {
1491                 /* The data did not fit into one descriptor buffer
1492                  * and is split over multiple buffers.
1493                  * This should never happen, as we try to allocate buffers
1494                  * big enough. So simply ignore this packet.
1495                  */
1496                 int cnt = 0;
1497                 s32 tmp = len;
1498
1499                 while (1) {
1500                         desc = ops->idx2desc(ring, *slot, &meta);
1501                         /* recycle the descriptor buffer. */
1502                         sync_descbuffer_for_device(ring, meta->dmaaddr,
1503                                                    ring->rx_buffersize);
1504                         *slot = next_slot(ring, *slot);
1505                         cnt++;
1506                         tmp -= ring->rx_buffersize;
1507                         if (tmp <= 0)
1508                                 break;
1509                 }
1510                 b43err(ring->dev->wl, "DMA RX buffer too small "
1511                        "(len: %u, buffer: %u, nr-dropped: %d)\n",
1512                        len, ring->rx_buffersize, cnt);
1513                 goto drop;
1514         }
1515
1516         dmaaddr = meta->dmaaddr;
1517         err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
1518         if (unlikely(err)) {
1519                 b43dbg(ring->dev->wl, "DMA RX: setup_rx_descbuffer() failed\n");
1520                 sync_descbuffer_for_device(ring, dmaaddr, ring->rx_buffersize);
1521                 goto drop;
1522         }
1523
1524         unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
1525         skb_put(skb, len + ring->frameoffset);
1526         skb_pull(skb, ring->frameoffset);
1527
1528         b43_rx(ring->dev, skb, rxhdr);
1529 drop:
1530         return;
1531 }
1532
1533 void b43_dma_rx(struct b43_dmaring *ring)
1534 {
1535         const struct b43_dma_ops *ops = ring->ops;
1536         int slot, current_slot;
1537         int used_slots = 0;
1538
1539         B43_WARN_ON(ring->tx);
1540         current_slot = ops->get_current_rxslot(ring);
1541         B43_WARN_ON(!(current_slot >= 0 && current_slot < ring->nr_slots));
1542
1543         slot = ring->current_slot;
1544         for (; slot != current_slot; slot = next_slot(ring, slot)) {
1545                 dma_rx(ring, &slot);
1546                 update_max_used_slots(ring, ++used_slots);
1547         }
1548         ops->set_current_rxslot(ring, slot);
1549         ring->current_slot = slot;
1550 }
1551
1552 static void b43_dma_tx_suspend_ring(struct b43_dmaring *ring)
1553 {
1554         unsigned long flags;
1555
1556         spin_lock_irqsave(&ring->lock, flags);
1557         B43_WARN_ON(!ring->tx);
1558         ring->ops->tx_suspend(ring);
1559         spin_unlock_irqrestore(&ring->lock, flags);
1560 }
1561
1562 static void b43_dma_tx_resume_ring(struct b43_dmaring *ring)
1563 {
1564         unsigned long flags;
1565
1566         spin_lock_irqsave(&ring->lock, flags);
1567         B43_WARN_ON(!ring->tx);
1568         ring->ops->tx_resume(ring);
1569         spin_unlock_irqrestore(&ring->lock, flags);
1570 }
1571
1572 void b43_dma_tx_suspend(struct b43_wldev *dev)
1573 {
1574         b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
1575         b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BK);
1576         b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BE);
1577         b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VI);
1578         b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VO);
1579         b43_dma_tx_suspend_ring(dev->dma.tx_ring_mcast);
1580 }
1581
1582 void b43_dma_tx_resume(struct b43_wldev *dev)
1583 {
1584         b43_dma_tx_resume_ring(dev->dma.tx_ring_mcast);
1585         b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VO);
1586         b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VI);
1587         b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BE);
1588         b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BK);
1589         b43_power_saving_ctl_bits(dev, 0);
1590 }
1591
1592 #ifdef CONFIG_B43_PIO
1593 static void direct_fifo_rx(struct b43_wldev *dev, enum b43_dmatype type,
1594                            u16 mmio_base, bool enable)
1595 {
1596         u32 ctl;
1597
1598         if (type == B43_DMA_64BIT) {
1599                 ctl = b43_read32(dev, mmio_base + B43_DMA64_RXCTL);
1600                 ctl &= ~B43_DMA64_RXDIRECTFIFO;
1601                 if (enable)
1602                         ctl |= B43_DMA64_RXDIRECTFIFO;
1603                 b43_write32(dev, mmio_base + B43_DMA64_RXCTL, ctl);
1604         } else {
1605                 ctl = b43_read32(dev, mmio_base + B43_DMA32_RXCTL);
1606                 ctl &= ~B43_DMA32_RXDIRECTFIFO;
1607                 if (enable)
1608                         ctl |= B43_DMA32_RXDIRECTFIFO;
1609                 b43_write32(dev, mmio_base + B43_DMA32_RXCTL, ctl);
1610         }
1611 }
1612
1613 /* Enable/Disable Direct FIFO Receive Mode (PIO) on a RX engine.
1614  * This is called from PIO code, so DMA structures are not available. */
1615 void b43_dma_direct_fifo_rx(struct b43_wldev *dev,
1616                             unsigned int engine_index, bool enable)
1617 {
1618         enum b43_dmatype type;
1619         u16 mmio_base;
1620
1621         type = dma_mask_to_engine_type(supported_dma_mask(dev));
1622
1623         mmio_base = b43_dmacontroller_base(type, engine_index);
1624         direct_fifo_rx(dev, type, mmio_base, enable);
1625 }
1626 #endif /* CONFIG_B43_PIO */