d72b817bf886ab13b8f74e00fb67dfca5586562f
[safe/jmp/linux-2.6] / drivers / media / video / cx88 / cx88-dvb.c
1 /*
2  *
3  * device driver for Conexant 2388x based TV cards
4  * MPEG Transport Stream (DVB) routines
5  *
6  * (c) 2004, 2005 Chris Pascoe <c.pascoe@itee.uq.edu.au>
7  * (c) 2004 Gerd Knorr <kraxel@bytesex.org> [SuSE Labs]
8  *
9  *  This program is free software; you can redistribute it and/or modify
10  *  it under the terms of the GNU General Public License as published by
11  *  the Free Software Foundation; either version 2 of the License, or
12  *  (at your option) any later version.
13  *
14  *  This program is distributed in the hope that it will be useful,
15  *  but WITHOUT ANY WARRANTY; without even the implied warranty of
16  *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17  *  GNU General Public License for more details.
18  *
19  *  You should have received a copy of the GNU General Public License
20  *  along with this program; if not, write to the Free Software
21  *  Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
22  */
23
24 #include <linux/module.h>
25 #include <linux/init.h>
26 #include <linux/device.h>
27 #include <linux/fs.h>
28 #include <linux/kthread.h>
29 #include <linux/file.h>
30 #include <linux/suspend.h>
31
32 #include "cx88.h"
33 #include "dvb-pll.h"
34 #include <media/v4l2-common.h>
35
36 #include "mt352.h"
37 #include "mt352_priv.h"
38 #include "cx88-vp3054-i2c.h"
39 #include "zl10353.h"
40 #include "cx22702.h"
41 #include "or51132.h"
42 #include "lgdt330x.h"
43 #include "s5h1409.h"
44 #include "xc5000.h"
45 #include "nxt200x.h"
46 #include "cx24123.h"
47 #include "isl6421.h"
48 #include "tuner-xc2028.h"
49 #include "tuner-xc2028-types.h"
50
51 MODULE_DESCRIPTION("driver for cx2388x based DVB cards");
52 MODULE_AUTHOR("Chris Pascoe <c.pascoe@itee.uq.edu.au>");
53 MODULE_AUTHOR("Gerd Knorr <kraxel@bytesex.org> [SuSE Labs]");
54 MODULE_LICENSE("GPL");
55
56 static unsigned int debug;
57 module_param(debug, int, 0644);
58 MODULE_PARM_DESC(debug,"enable debug messages [dvb]");
59
60 #define dprintk(level,fmt, arg...)      if (debug >= level) \
61         printk(KERN_DEBUG "%s/2-dvb: " fmt, core->name, ## arg)
62
63 /* ------------------------------------------------------------------ */
64
65 static int dvb_buf_setup(struct videobuf_queue *q,
66                          unsigned int *count, unsigned int *size)
67 {
68         struct cx8802_dev *dev = q->priv_data;
69
70         dev->ts_packet_size  = 188 * 4;
71         dev->ts_packet_count = 32;
72
73         *size  = dev->ts_packet_size * dev->ts_packet_count;
74         *count = 32;
75         return 0;
76 }
77
78 static int dvb_buf_prepare(struct videobuf_queue *q,
79                            struct videobuf_buffer *vb, enum v4l2_field field)
80 {
81         struct cx8802_dev *dev = q->priv_data;
82         return cx8802_buf_prepare(q, dev, (struct cx88_buffer*)vb,field);
83 }
84
85 static void dvb_buf_queue(struct videobuf_queue *q, struct videobuf_buffer *vb)
86 {
87         struct cx8802_dev *dev = q->priv_data;
88         cx8802_buf_queue(dev, (struct cx88_buffer*)vb);
89 }
90
91 static void dvb_buf_release(struct videobuf_queue *q,
92                             struct videobuf_buffer *vb)
93 {
94         cx88_free_buffer(q, (struct cx88_buffer*)vb);
95 }
96
97 static struct videobuf_queue_ops dvb_qops = {
98         .buf_setup    = dvb_buf_setup,
99         .buf_prepare  = dvb_buf_prepare,
100         .buf_queue    = dvb_buf_queue,
101         .buf_release  = dvb_buf_release,
102 };
103
104 /* ------------------------------------------------------------------ */
105
106 static int cx88_dvb_bus_ctrl(struct dvb_frontend* fe, int acquire)
107 {
108         struct cx8802_dev *dev= fe->dvb->priv;
109         struct cx8802_driver *drv = NULL;
110         int ret = 0;
111
112         drv = cx8802_get_driver(dev, CX88_MPEG_DVB);
113         if (drv) {
114                 if (acquire)
115                         ret = drv->request_acquire(drv);
116                 else
117                         ret = drv->request_release(drv);
118         }
119
120         return ret;
121 }
122
123 /* ------------------------------------------------------------------ */
124
125 static int dvico_fusionhdtv_demod_init(struct dvb_frontend* fe)
126 {
127         static u8 clock_config []  = { CLOCK_CTL,  0x38, 0x39 };
128         static u8 reset []         = { RESET,      0x80 };
129         static u8 adc_ctl_1_cfg [] = { ADC_CTL_1,  0x40 };
130         static u8 agc_cfg []       = { AGC_TARGET, 0x24, 0x20 };
131         static u8 gpp_ctl_cfg []   = { GPP_CTL,    0x33 };
132         static u8 capt_range_cfg[] = { CAPT_RANGE, 0x32 };
133
134         mt352_write(fe, clock_config,   sizeof(clock_config));
135         udelay(200);
136         mt352_write(fe, reset,          sizeof(reset));
137         mt352_write(fe, adc_ctl_1_cfg,  sizeof(adc_ctl_1_cfg));
138
139         mt352_write(fe, agc_cfg,        sizeof(agc_cfg));
140         mt352_write(fe, gpp_ctl_cfg,    sizeof(gpp_ctl_cfg));
141         mt352_write(fe, capt_range_cfg, sizeof(capt_range_cfg));
142         return 0;
143 }
144
145 static int dvico_dual_demod_init(struct dvb_frontend *fe)
146 {
147         static u8 clock_config []  = { CLOCK_CTL,  0x38, 0x38 };
148         static u8 reset []         = { RESET,      0x80 };
149         static u8 adc_ctl_1_cfg [] = { ADC_CTL_1,  0x40 };
150         static u8 agc_cfg []       = { AGC_TARGET, 0x28, 0x20 };
151         static u8 gpp_ctl_cfg []   = { GPP_CTL,    0x33 };
152         static u8 capt_range_cfg[] = { CAPT_RANGE, 0x32 };
153
154         mt352_write(fe, clock_config,   sizeof(clock_config));
155         udelay(200);
156         mt352_write(fe, reset,          sizeof(reset));
157         mt352_write(fe, adc_ctl_1_cfg,  sizeof(adc_ctl_1_cfg));
158
159         mt352_write(fe, agc_cfg,        sizeof(agc_cfg));
160         mt352_write(fe, gpp_ctl_cfg,    sizeof(gpp_ctl_cfg));
161         mt352_write(fe, capt_range_cfg, sizeof(capt_range_cfg));
162
163         return 0;
164 }
165
166 static int dntv_live_dvbt_demod_init(struct dvb_frontend* fe)
167 {
168         static u8 clock_config []  = { 0x89, 0x38, 0x39 };
169         static u8 reset []         = { 0x50, 0x80 };
170         static u8 adc_ctl_1_cfg [] = { 0x8E, 0x40 };
171         static u8 agc_cfg []       = { 0x67, 0x10, 0x23, 0x00, 0xFF, 0xFF,
172                                        0x00, 0xFF, 0x00, 0x40, 0x40 };
173         static u8 dntv_extra[]     = { 0xB5, 0x7A };
174         static u8 capt_range_cfg[] = { 0x75, 0x32 };
175
176         mt352_write(fe, clock_config,   sizeof(clock_config));
177         udelay(2000);
178         mt352_write(fe, reset,          sizeof(reset));
179         mt352_write(fe, adc_ctl_1_cfg,  sizeof(adc_ctl_1_cfg));
180
181         mt352_write(fe, agc_cfg,        sizeof(agc_cfg));
182         udelay(2000);
183         mt352_write(fe, dntv_extra,     sizeof(dntv_extra));
184         mt352_write(fe, capt_range_cfg, sizeof(capt_range_cfg));
185
186         return 0;
187 }
188
189 static struct mt352_config dvico_fusionhdtv = {
190         .demod_address = 0x0f,
191         .demod_init    = dvico_fusionhdtv_demod_init,
192 };
193
194 static struct mt352_config dntv_live_dvbt_config = {
195         .demod_address = 0x0f,
196         .demod_init    = dntv_live_dvbt_demod_init,
197 };
198
199 static struct mt352_config dvico_fusionhdtv_dual = {
200         .demod_address = 0x0f,
201         .demod_init    = dvico_dual_demod_init,
202 };
203
204 #if defined(CONFIG_VIDEO_CX88_VP3054) || (defined(CONFIG_VIDEO_CX88_VP3054_MODULE) && defined(MODULE))
205 static int dntv_live_dvbt_pro_demod_init(struct dvb_frontend* fe)
206 {
207         static u8 clock_config []  = { 0x89, 0x38, 0x38 };
208         static u8 reset []         = { 0x50, 0x80 };
209         static u8 adc_ctl_1_cfg [] = { 0x8E, 0x40 };
210         static u8 agc_cfg []       = { 0x67, 0x10, 0x20, 0x00, 0xFF, 0xFF,
211                                        0x00, 0xFF, 0x00, 0x40, 0x40 };
212         static u8 dntv_extra[]     = { 0xB5, 0x7A };
213         static u8 capt_range_cfg[] = { 0x75, 0x32 };
214
215         mt352_write(fe, clock_config,   sizeof(clock_config));
216         udelay(2000);
217         mt352_write(fe, reset,          sizeof(reset));
218         mt352_write(fe, adc_ctl_1_cfg,  sizeof(adc_ctl_1_cfg));
219
220         mt352_write(fe, agc_cfg,        sizeof(agc_cfg));
221         udelay(2000);
222         mt352_write(fe, dntv_extra,     sizeof(dntv_extra));
223         mt352_write(fe, capt_range_cfg, sizeof(capt_range_cfg));
224
225         return 0;
226 }
227
228 static struct mt352_config dntv_live_dvbt_pro_config = {
229         .demod_address = 0x0f,
230         .no_tuner      = 1,
231         .demod_init    = dntv_live_dvbt_pro_demod_init,
232 };
233 #endif
234
235 static struct zl10353_config dvico_fusionhdtv_hybrid = {
236         .demod_address = 0x0f,
237         .no_tuner      = 1,
238 };
239
240 static struct zl10353_config dvico_fusionhdtv_xc3028 = {
241         .demod_address = 0x0f,
242         .if2           = 45600,
243         .no_tuner      = 1,
244 };
245
246 static struct mt352_config dvico_fusionhdtv_mt352_xc3028 = {
247         .demod_address = 0x0f,
248         .if2 = 4560,
249         .no_tuner = 1,
250         .demod_init = dvico_fusionhdtv_demod_init,
251 };
252
253 static struct zl10353_config dvico_fusionhdtv_plus_v1_1 = {
254         .demod_address = 0x0f,
255 };
256
257 static struct cx22702_config connexant_refboard_config = {
258         .demod_address = 0x43,
259         .output_mode   = CX22702_SERIAL_OUTPUT,
260 };
261
262 static struct cx22702_config hauppauge_hvr_config = {
263         .demod_address = 0x63,
264         .output_mode   = CX22702_SERIAL_OUTPUT,
265 };
266
267 static int or51132_set_ts_param(struct dvb_frontend* fe, int is_punctured)
268 {
269         struct cx8802_dev *dev= fe->dvb->priv;
270         dev->ts_gen_cntrl = is_punctured ? 0x04 : 0x00;
271         return 0;
272 }
273
274 static struct or51132_config pchdtv_hd3000 = {
275         .demod_address = 0x15,
276         .set_ts_params = or51132_set_ts_param,
277 };
278
279 static int lgdt330x_pll_rf_set(struct dvb_frontend* fe, int index)
280 {
281         struct cx8802_dev *dev= fe->dvb->priv;
282         struct cx88_core *core = dev->core;
283
284         dprintk(1, "%s: index = %d\n", __FUNCTION__, index);
285         if (index == 0)
286                 cx_clear(MO_GP0_IO, 8);
287         else
288                 cx_set(MO_GP0_IO, 8);
289         return 0;
290 }
291
292 static int lgdt330x_set_ts_param(struct dvb_frontend* fe, int is_punctured)
293 {
294         struct cx8802_dev *dev= fe->dvb->priv;
295         if (is_punctured)
296                 dev->ts_gen_cntrl |= 0x04;
297         else
298                 dev->ts_gen_cntrl &= ~0x04;
299         return 0;
300 }
301
302 static struct lgdt330x_config fusionhdtv_3_gold = {
303         .demod_address = 0x0e,
304         .demod_chip    = LGDT3302,
305         .serial_mpeg   = 0x04, /* TPSERIAL for 3302 in TOP_CONTROL */
306         .set_ts_params = lgdt330x_set_ts_param,
307 };
308
309 static struct lgdt330x_config fusionhdtv_5_gold = {
310         .demod_address = 0x0e,
311         .demod_chip    = LGDT3303,
312         .serial_mpeg   = 0x40, /* TPSERIAL for 3303 in TOP_CONTROL */
313         .set_ts_params = lgdt330x_set_ts_param,
314 };
315
316 static struct lgdt330x_config pchdtv_hd5500 = {
317         .demod_address = 0x59,
318         .demod_chip    = LGDT3303,
319         .serial_mpeg   = 0x40, /* TPSERIAL for 3303 in TOP_CONTROL */
320         .set_ts_params = lgdt330x_set_ts_param,
321 };
322
323 static int nxt200x_set_ts_param(struct dvb_frontend* fe, int is_punctured)
324 {
325         struct cx8802_dev *dev= fe->dvb->priv;
326         dev->ts_gen_cntrl = is_punctured ? 0x04 : 0x00;
327         return 0;
328 }
329
330 static struct nxt200x_config ati_hdtvwonder = {
331         .demod_address = 0x0a,
332         .set_ts_params = nxt200x_set_ts_param,
333 };
334
335 static int cx24123_set_ts_param(struct dvb_frontend* fe,
336         int is_punctured)
337 {
338         struct cx8802_dev *dev= fe->dvb->priv;
339         dev->ts_gen_cntrl = 0x02;
340         return 0;
341 }
342
343 static int kworld_dvbs_100_set_voltage(struct dvb_frontend* fe,
344                                        fe_sec_voltage_t voltage)
345 {
346         struct cx8802_dev *dev= fe->dvb->priv;
347         struct cx88_core *core = dev->core;
348
349         if (voltage == SEC_VOLTAGE_OFF)
350                 cx_write(MO_GP0_IO, 0x000006fb);
351         else
352                 cx_write(MO_GP0_IO, 0x000006f9);
353
354         if (core->prev_set_voltage)
355                 return core->prev_set_voltage(fe, voltage);
356         return 0;
357 }
358
359 static int geniatech_dvbs_set_voltage(struct dvb_frontend *fe,
360                                       fe_sec_voltage_t voltage)
361 {
362         struct cx8802_dev *dev= fe->dvb->priv;
363         struct cx88_core *core = dev->core;
364
365         if (voltage == SEC_VOLTAGE_OFF) {
366                 dprintk(1,"LNB Voltage OFF\n");
367                 cx_write(MO_GP0_IO, 0x0000efff);
368         }
369
370         if (core->prev_set_voltage)
371                 return core->prev_set_voltage(fe, voltage);
372         return 0;
373 }
374
375 static int cx88_pci_nano_callback(void *ptr, int command, int arg)
376 {
377         struct cx88_core *core = ptr;
378
379         switch (command) {
380         case XC2028_TUNER_RESET:
381                 /* Send the tuner in then out of reset */
382                 dprintk(1, "%s: XC2028_TUNER_RESET %d\n", __FUNCTION__, arg);
383
384                 switch (core->boardnr) {
385                 case CX88_BOARD_DVICO_FUSIONHDTV_5_PCI_NANO:
386                         /* GPIO-4 xc3028 tuner */
387
388                         cx_set(MO_GP0_IO, 0x00001000);
389                         cx_clear(MO_GP0_IO, 0x00000010);
390                         msleep(100);
391                         cx_set(MO_GP0_IO, 0x00000010);
392                         msleep(100);
393                         break;
394                 }
395
396                 break;
397         case XC2028_RESET_CLK:
398                 dprintk(1, "%s: XC2028_RESET_CLK %d\n", __FUNCTION__, arg);
399                 break;
400         default:
401                 dprintk(1, "%s: unknown command %d, arg %d\n", __FUNCTION__,
402                         command, arg);
403                 return -EINVAL;
404         }
405
406         return 0;
407 }
408
409 static struct cx24123_config geniatech_dvbs_config = {
410         .demod_address = 0x55,
411         .set_ts_params = cx24123_set_ts_param,
412 };
413
414 static struct cx24123_config hauppauge_novas_config = {
415         .demod_address = 0x55,
416         .set_ts_params = cx24123_set_ts_param,
417 };
418
419 static struct cx24123_config kworld_dvbs_100_config = {
420         .demod_address = 0x15,
421         .set_ts_params = cx24123_set_ts_param,
422         .lnb_polarity  = 1,
423 };
424
425 static struct s5h1409_config pinnacle_pctv_hd_800i_config = {
426         .demod_address = 0x32 >> 1,
427         .output_mode   = S5H1409_PARALLEL_OUTPUT,
428         .gpio          = S5H1409_GPIO_ON,
429         .qam_if        = 44000,
430         .inversion     = S5H1409_INVERSION_OFF,
431         .status_mode   = S5H1409_DEMODLOCKING,
432         .mpeg_timing   = S5H1409_MPEGTIMING_NONCONTINOUS_NONINVERTING_CLOCK,
433 };
434
435 static struct s5h1409_config dvico_hdtv5_pci_nano_config = {
436         .demod_address = 0x32 >> 1,
437         .output_mode   = S5H1409_SERIAL_OUTPUT,
438         .gpio          = S5H1409_GPIO_OFF,
439         .inversion     = S5H1409_INVERSION_OFF,
440         .status_mode   = S5H1409_DEMODLOCKING,
441         .mpeg_timing   = S5H1409_MPEGTIMING_CONTINOUS_NONINVERTING_CLOCK,
442 };
443
444 static struct xc5000_config pinnacle_pctv_hd_800i_tuner_config = {
445         .i2c_address    = 0x64,
446         .if_khz         = 5380,
447         .tuner_callback = cx88_tuner_callback,
448 };
449
450 static struct zl10353_config cx88_geniatech_x8000_mt = {
451        .demod_address = (0x1e >> 1),
452        .no_tuner = 1,
453 };
454
455 static int attach_xc3028(u8 addr, struct cx8802_dev *dev)
456 {
457         struct dvb_frontend *fe;
458         struct xc2028_config cfg = {
459                 .i2c_adap  = &dev->core->i2c_adap,
460                 .i2c_addr  = addr,
461                 .video_dev = dev->core,
462         };
463
464         if (!dev->dvb.frontend) {
465                 printk(KERN_ERR "%s/2: dvb frontend not attached. "
466                                 "Can't attach xc3028\n",
467                        dev->core->name);
468                 return -EINVAL;
469         }
470
471         fe = dvb_attach(xc2028_attach, dev->dvb.frontend, &cfg);
472         if (!fe) {
473                 printk(KERN_ERR "%s/2: xc3028 attach failed\n",
474                        dev->core->name);
475                 dvb_frontend_detach(dev->dvb.frontend);
476                 dvb_unregister_frontend(dev->dvb.frontend);
477                 dev->dvb.frontend = NULL;
478                 return -EINVAL;
479         }
480
481         printk(KERN_INFO "%s/2: xc3028 attached\n",
482                dev->core->name);
483
484         return 0;
485 }
486
487 static int dvb_register(struct cx8802_dev *dev)
488 {
489         /* init struct videobuf_dvb */
490         dev->dvb.name = dev->core->name;
491         dev->ts_gen_cntrl = 0x0c;
492
493         /* init frontend */
494         switch (dev->core->boardnr) {
495         case CX88_BOARD_HAUPPAUGE_DVB_T1:
496                 dev->dvb.frontend = dvb_attach(cx22702_attach,
497                                                &connexant_refboard_config,
498                                                &dev->core->i2c_adap);
499                 if (dev->dvb.frontend != NULL) {
500                         dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x61,
501                                    &dev->core->i2c_adap,
502                                    DVB_PLL_THOMSON_DTT759X);
503                 }
504                 break;
505         case CX88_BOARD_TERRATEC_CINERGY_1400_DVB_T1:
506         case CX88_BOARD_CONEXANT_DVB_T1:
507         case CX88_BOARD_KWORLD_DVB_T_CX22702:
508         case CX88_BOARD_WINFAST_DTV1000:
509                 dev->dvb.frontend = dvb_attach(cx22702_attach,
510                                                &connexant_refboard_config,
511                                                &dev->core->i2c_adap);
512                 if (dev->dvb.frontend != NULL) {
513                         dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x60,
514                                    &dev->core->i2c_adap,
515                                    DVB_PLL_THOMSON_DTT7579);
516                 }
517                 break;
518         case CX88_BOARD_WINFAST_DTV2000H:
519         case CX88_BOARD_HAUPPAUGE_HVR1100:
520         case CX88_BOARD_HAUPPAUGE_HVR1100LP:
521         case CX88_BOARD_HAUPPAUGE_HVR1300:
522         case CX88_BOARD_HAUPPAUGE_HVR3000:
523                 dev->dvb.frontend = dvb_attach(cx22702_attach,
524                                                &hauppauge_hvr_config,
525                                                &dev->core->i2c_adap);
526                 if (dev->dvb.frontend != NULL) {
527                         dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x61,
528                                    &dev->core->i2c_adap, DVB_PLL_FMD1216ME);
529                 }
530                 break;
531         case CX88_BOARD_DVICO_FUSIONHDTV_DVB_T_PLUS:
532                 dev->dvb.frontend = dvb_attach(mt352_attach,
533                                                &dvico_fusionhdtv,
534                                                &dev->core->i2c_adap);
535                 if (dev->dvb.frontend != NULL) {
536                         dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x60,
537                                    NULL, DVB_PLL_THOMSON_DTT7579);
538                         break;
539                 }
540                 /* ZL10353 replaces MT352 on later cards */
541                 dev->dvb.frontend = dvb_attach(zl10353_attach,
542                                                &dvico_fusionhdtv_plus_v1_1,
543                                                &dev->core->i2c_adap);
544                 if (dev->dvb.frontend != NULL) {
545                         dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x60,
546                                    NULL, DVB_PLL_THOMSON_DTT7579);
547                 }
548                 break;
549         case CX88_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL:
550                 /* The tin box says DEE1601, but it seems to be DTT7579
551                  * compatible, with a slightly different MT352 AGC gain. */
552                 dev->dvb.frontend = dvb_attach(mt352_attach,
553                                                &dvico_fusionhdtv_dual,
554                                                &dev->core->i2c_adap);
555                 if (dev->dvb.frontend != NULL) {
556                         dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x61,
557                                    NULL, DVB_PLL_THOMSON_DTT7579);
558                         break;
559                 }
560                 /* ZL10353 replaces MT352 on later cards */
561                 dev->dvb.frontend = dvb_attach(zl10353_attach,
562                                                &dvico_fusionhdtv_plus_v1_1,
563                                                &dev->core->i2c_adap);
564                 if (dev->dvb.frontend != NULL) {
565                         dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x61,
566                                    NULL, DVB_PLL_THOMSON_DTT7579);
567                 }
568                 break;
569         case CX88_BOARD_DVICO_FUSIONHDTV_DVB_T1:
570                 dev->dvb.frontend = dvb_attach(mt352_attach,
571                                                &dvico_fusionhdtv,
572                                                &dev->core->i2c_adap);
573                 if (dev->dvb.frontend != NULL) {
574                         dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x61,
575                                    NULL, DVB_PLL_LG_Z201);
576                 }
577                 break;
578         case CX88_BOARD_KWORLD_DVB_T:
579         case CX88_BOARD_DNTV_LIVE_DVB_T:
580         case CX88_BOARD_ADSTECH_DVB_T_PCI:
581                 dev->dvb.frontend = dvb_attach(mt352_attach,
582                                                &dntv_live_dvbt_config,
583                                                &dev->core->i2c_adap);
584                 if (dev->dvb.frontend != NULL) {
585                         dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x61,
586                                    NULL, DVB_PLL_UNKNOWN_1);
587                 }
588                 break;
589         case CX88_BOARD_DNTV_LIVE_DVB_T_PRO:
590 #if defined(CONFIG_VIDEO_CX88_VP3054) || (defined(CONFIG_VIDEO_CX88_VP3054_MODULE) && defined(MODULE))
591                 /* MT352 is on a secondary I2C bus made from some GPIO lines */
592                 dev->dvb.frontend = dvb_attach(mt352_attach, &dntv_live_dvbt_pro_config,
593                                                &dev->vp3054->adap);
594                 if (dev->dvb.frontend != NULL) {
595                         dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x61,
596                                    &dev->core->i2c_adap, DVB_PLL_FMD1216ME);
597                 }
598 #else
599                 printk(KERN_ERR "%s/2: built without vp3054 support\n", dev->core->name);
600 #endif
601                 break;
602         case CX88_BOARD_DVICO_FUSIONHDTV_DVB_T_HYBRID:
603                 dev->dvb.frontend = dvb_attach(zl10353_attach,
604                                                &dvico_fusionhdtv_hybrid,
605                                                &dev->core->i2c_adap);
606                 if (dev->dvb.frontend != NULL) {
607                         dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x61,
608                                    &dev->core->i2c_adap,
609                                    DVB_PLL_THOMSON_FE6600);
610                 }
611                 break;
612         case CX88_BOARD_DVICO_FUSIONHDTV_DVB_T_PRO:
613                 dev->dvb.frontend = dvb_attach(zl10353_attach,
614                                                &dvico_fusionhdtv_xc3028,
615                                                &dev->core->i2c_adap);
616                 if (dev->dvb.frontend == NULL)
617                         dev->dvb.frontend = dvb_attach(mt352_attach,
618                                                 &dvico_fusionhdtv_mt352_xc3028,
619                                                 &dev->core->i2c_adap);
620                 /*
621                  * On this board, the demod provides the I2C bus pullup.
622                  * We must not permit gate_ctrl to be performed, or
623                  * the xc3028 cannot communicate on the bus.
624                  */
625                 if (dev->dvb.frontend)
626                         dev->dvb.frontend->ops.i2c_gate_ctrl = NULL;
627                 if (attach_xc3028(0x61, dev) < 0)
628                         return -EINVAL;
629                 break;
630         case CX88_BOARD_PCHDTV_HD3000:
631                 dev->dvb.frontend = dvb_attach(or51132_attach, &pchdtv_hd3000,
632                                                &dev->core->i2c_adap);
633                 if (dev->dvb.frontend != NULL) {
634                         dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x61,
635                                    &dev->core->i2c_adap,
636                                    DVB_PLL_THOMSON_DTT761X);
637                 }
638                 break;
639         case CX88_BOARD_DVICO_FUSIONHDTV_3_GOLD_Q:
640                 dev->ts_gen_cntrl = 0x08;
641                 {
642                 /* Do a hardware reset of chip before using it. */
643                 struct cx88_core *core = dev->core;
644
645                 cx_clear(MO_GP0_IO, 1);
646                 mdelay(100);
647                 cx_set(MO_GP0_IO, 1);
648                 mdelay(200);
649
650                 /* Select RF connector callback */
651                 fusionhdtv_3_gold.pll_rf_set = lgdt330x_pll_rf_set;
652                 dev->dvb.frontend = dvb_attach(lgdt330x_attach,
653                                                &fusionhdtv_3_gold,
654                                                &dev->core->i2c_adap);
655                 if (dev->dvb.frontend != NULL) {
656                         dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x61,
657                                    &dev->core->i2c_adap,
658                                    DVB_PLL_MICROTUNE_4042);
659                 }
660                 }
661                 break;
662         case CX88_BOARD_DVICO_FUSIONHDTV_3_GOLD_T:
663                 dev->ts_gen_cntrl = 0x08;
664                 {
665                 /* Do a hardware reset of chip before using it. */
666                 struct cx88_core *core = dev->core;
667
668                 cx_clear(MO_GP0_IO, 1);
669                 mdelay(100);
670                 cx_set(MO_GP0_IO, 9);
671                 mdelay(200);
672                 dev->dvb.frontend = dvb_attach(lgdt330x_attach,
673                                                &fusionhdtv_3_gold,
674                                                &dev->core->i2c_adap);
675                 if (dev->dvb.frontend != NULL) {
676                         dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x61,
677                                    &dev->core->i2c_adap,
678                                    DVB_PLL_THOMSON_DTT761X);
679                 }
680                 }
681                 break;
682         case CX88_BOARD_DVICO_FUSIONHDTV_5_GOLD:
683                 dev->ts_gen_cntrl = 0x08;
684                 {
685                 /* Do a hardware reset of chip before using it. */
686                 struct cx88_core *core = dev->core;
687
688                 cx_clear(MO_GP0_IO, 1);
689                 mdelay(100);
690                 cx_set(MO_GP0_IO, 1);
691                 mdelay(200);
692                 dev->dvb.frontend = dvb_attach(lgdt330x_attach,
693                                                &fusionhdtv_5_gold,
694                                                &dev->core->i2c_adap);
695                 if (dev->dvb.frontend != NULL) {
696                         dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x61,
697                                    &dev->core->i2c_adap,
698                                    DVB_PLL_LG_TDVS_H06XF);
699                 }
700                 }
701                 break;
702         case CX88_BOARD_PCHDTV_HD5500:
703                 dev->ts_gen_cntrl = 0x08;
704                 {
705                 /* Do a hardware reset of chip before using it. */
706                 struct cx88_core *core = dev->core;
707
708                 cx_clear(MO_GP0_IO, 1);
709                 mdelay(100);
710                 cx_set(MO_GP0_IO, 1);
711                 mdelay(200);
712                 dev->dvb.frontend = dvb_attach(lgdt330x_attach,
713                                                &pchdtv_hd5500,
714                                                &dev->core->i2c_adap);
715                 if (dev->dvb.frontend != NULL) {
716                         dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x61,
717                                    &dev->core->i2c_adap,
718                                    DVB_PLL_LG_TDVS_H06XF);
719                 }
720                 }
721                 break;
722         case CX88_BOARD_ATI_HDTVWONDER:
723                 dev->dvb.frontend = dvb_attach(nxt200x_attach,
724                                                &ati_hdtvwonder,
725                                                &dev->core->i2c_adap);
726                 if (dev->dvb.frontend != NULL) {
727                         dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x61,
728                                    NULL, DVB_PLL_TUV1236D);
729                 }
730                 break;
731         case CX88_BOARD_HAUPPAUGE_NOVASPLUS_S1:
732         case CX88_BOARD_HAUPPAUGE_NOVASE2_S1:
733                 dev->dvb.frontend = dvb_attach(cx24123_attach,
734                                                &hauppauge_novas_config,
735                                                &dev->core->i2c_adap);
736                 if (dev->dvb.frontend) {
737                         dvb_attach(isl6421_attach, dev->dvb.frontend,
738                                    &dev->core->i2c_adap, 0x08, 0x00, 0x00);
739                 }
740                 break;
741         case CX88_BOARD_KWORLD_DVBS_100:
742                 dev->dvb.frontend = dvb_attach(cx24123_attach,
743                                                &kworld_dvbs_100_config,
744                                                &dev->core->i2c_adap);
745                 if (dev->dvb.frontend) {
746                         dev->core->prev_set_voltage = dev->dvb.frontend->ops.set_voltage;
747                         dev->dvb.frontend->ops.set_voltage = kworld_dvbs_100_set_voltage;
748                 }
749                 break;
750         case CX88_BOARD_GENIATECH_DVBS:
751                 dev->dvb.frontend = dvb_attach(cx24123_attach,
752                                                &geniatech_dvbs_config,
753                                                &dev->core->i2c_adap);
754                 if (dev->dvb.frontend) {
755                         dev->core->prev_set_voltage = dev->dvb.frontend->ops.set_voltage;
756                         dev->dvb.frontend->ops.set_voltage = geniatech_dvbs_set_voltage;
757                 }
758                 break;
759         case CX88_BOARD_PINNACLE_PCTV_HD_800i:
760                 dev->dvb.frontend = dvb_attach(s5h1409_attach,
761                                                &pinnacle_pctv_hd_800i_config,
762                                                &dev->core->i2c_adap);
763                 if (dev->dvb.frontend != NULL) {
764                         /* tuner_config.video_dev must point to
765                          * i2c_adap.algo_data
766                          */
767                         pinnacle_pctv_hd_800i_tuner_config.priv =
768                                                 dev->core->i2c_adap.algo_data;
769                         dvb_attach(xc5000_attach, dev->dvb.frontend,
770                                    &dev->core->i2c_adap,
771                                    &pinnacle_pctv_hd_800i_tuner_config);
772                 }
773                 break;
774         case CX88_BOARD_DVICO_FUSIONHDTV_5_PCI_NANO:
775                 dev->dvb.frontend = dvb_attach(s5h1409_attach,
776                                                 &dvico_hdtv5_pci_nano_config,
777                                                 &dev->core->i2c_adap);
778                 if (dev->dvb.frontend != NULL) {
779                         struct dvb_frontend *fe;
780                         struct xc2028_config cfg = {
781                                 .i2c_adap  = &dev->core->i2c_adap,
782                                 .i2c_addr  = 0x61,
783                                 .video_dev = dev->core,
784                                 .callback  = cx88_pci_nano_callback,
785                         };
786                         static struct xc2028_ctrl ctl = {
787                                 .fname       = "xc3028-v27.fw",
788                                 .max_len     = 64,
789                                 .scode_table = OREN538,
790                         };
791
792                         fe = dvb_attach(xc2028_attach,
793                                         dev->dvb.frontend, &cfg);
794                         if (fe != NULL && fe->ops.tuner_ops.set_config != NULL)
795                                 fe->ops.tuner_ops.set_config(fe, &ctl);
796                 }
797                 break;
798          case CX88_BOARD_PINNACLE_HYBRID_PCTV:
799                 dev->dvb.frontend = dvb_attach(zl10353_attach,
800                                                &cx88_geniatech_x8000_mt,
801                                                &dev->core->i2c_adap);
802                 if (attach_xc3028(0x61, dev) < 0)
803                         return -EINVAL;
804                 break;
805          case CX88_BOARD_GENIATECH_X8000_MT:
806                dev->ts_gen_cntrl = 0x00;
807
808                 dev->dvb.frontend = dvb_attach(zl10353_attach,
809                                                &cx88_geniatech_x8000_mt,
810                                                &dev->core->i2c_adap);
811                 if (attach_xc3028(0x61, dev) < 0)
812                         return -EINVAL;
813                 break;
814         default:
815                 printk(KERN_ERR "%s/2: The frontend of your DVB/ATSC card isn't supported yet\n",
816                        dev->core->name);
817                 break;
818         }
819         if (NULL == dev->dvb.frontend) {
820                 printk(KERN_ERR
821                        "%s/2: frontend initialization failed\n",
822                        dev->core->name);
823                 return -EINVAL;
824         }
825
826         /* Ensure all frontends negotiate bus access */
827         dev->dvb.frontend->ops.ts_bus_ctrl = cx88_dvb_bus_ctrl;
828
829         /* Put the analog decoder in standby to keep it quiet */
830         cx88_call_i2c_clients (dev->core, TUNER_SET_STANDBY, NULL);
831
832         /* register everything */
833         return videobuf_dvb_register(&dev->dvb, THIS_MODULE, dev, &dev->pci->dev);
834 }
835
836 /* ----------------------------------------------------------- */
837
838 /* CX8802 MPEG -> mini driver - We have been given the hardware */
839 static int cx8802_dvb_advise_acquire(struct cx8802_driver *drv)
840 {
841         struct cx88_core *core = drv->core;
842         int err = 0;
843         dprintk( 1, "%s\n", __FUNCTION__);
844
845         switch (core->boardnr) {
846         case CX88_BOARD_HAUPPAUGE_HVR1300:
847                 /* We arrive here with either the cx23416 or the cx22702
848                  * on the bus. Take the bus from the cx23416 and enable the
849                  * cx22702 demod
850                  */
851                 cx_set(MO_GP0_IO,   0x00000080); /* cx22702 out of reset and enable */
852                 cx_clear(MO_GP0_IO, 0x00000004);
853                 udelay(1000);
854                 break;
855         default:
856                 err = -ENODEV;
857         }
858         return err;
859 }
860
861 /* CX8802 MPEG -> mini driver - We no longer have the hardware */
862 static int cx8802_dvb_advise_release(struct cx8802_driver *drv)
863 {
864         struct cx88_core *core = drv->core;
865         int err = 0;
866         dprintk( 1, "%s\n", __FUNCTION__);
867
868         switch (core->boardnr) {
869         case CX88_BOARD_HAUPPAUGE_HVR1300:
870                 /* Do Nothing, leave the cx22702 on the bus. */
871                 break;
872         default:
873                 err = -ENODEV;
874         }
875         return err;
876 }
877
878 static int cx8802_dvb_probe(struct cx8802_driver *drv)
879 {
880         struct cx88_core *core = drv->core;
881         struct cx8802_dev *dev = drv->core->dvbdev;
882         int err;
883
884         dprintk( 1, "%s\n", __FUNCTION__);
885         dprintk( 1, " ->being probed by Card=%d Name=%s, PCI %02x:%02x\n",
886                 core->boardnr,
887                 core->name,
888                 core->pci_bus,
889                 core->pci_slot);
890
891         err = -ENODEV;
892         if (!(core->board.mpeg & CX88_MPEG_DVB))
893                 goto fail_core;
894
895         /* If vp3054 isn't enabled, a stub will just return 0 */
896         err = vp3054_i2c_probe(dev);
897         if (0 != err)
898                 goto fail_core;
899
900         /* dvb stuff */
901         printk(KERN_INFO "%s/2: cx2388x based DVB/ATSC card\n", core->name);
902         videobuf_queue_sg_init(&dev->dvb.dvbq, &dvb_qops,
903                             &dev->pci->dev, &dev->slock,
904                             V4L2_BUF_TYPE_VIDEO_CAPTURE,
905                             V4L2_FIELD_TOP,
906                             sizeof(struct cx88_buffer),
907                             dev);
908         err = dvb_register(dev);
909         if (err != 0)
910                 printk(KERN_ERR "%s/2: dvb_register failed (err = %d)\n",
911                        core->name, err);
912
913  fail_core:
914         return err;
915 }
916
917 static int cx8802_dvb_remove(struct cx8802_driver *drv)
918 {
919         struct cx8802_dev *dev = drv->core->dvbdev;
920
921         /* dvb */
922         videobuf_dvb_unregister(&dev->dvb);
923
924         vp3054_i2c_remove(dev);
925
926         return 0;
927 }
928
929 static struct cx8802_driver cx8802_dvb_driver = {
930         .type_id        = CX88_MPEG_DVB,
931         .hw_access      = CX8802_DRVCTL_SHARED,
932         .probe          = cx8802_dvb_probe,
933         .remove         = cx8802_dvb_remove,
934         .advise_acquire = cx8802_dvb_advise_acquire,
935         .advise_release = cx8802_dvb_advise_release,
936 };
937
938 static int dvb_init(void)
939 {
940         printk(KERN_INFO "cx88/2: cx2388x dvb driver version %d.%d.%d loaded\n",
941                (CX88_VERSION_CODE >> 16) & 0xff,
942                (CX88_VERSION_CODE >>  8) & 0xff,
943                CX88_VERSION_CODE & 0xff);
944 #ifdef SNAPSHOT
945         printk(KERN_INFO "cx2388x: snapshot date %04d-%02d-%02d\n",
946                SNAPSHOT/10000, (SNAPSHOT/100)%100, SNAPSHOT%100);
947 #endif
948         return cx8802_register_driver(&cx8802_dvb_driver);
949 }
950
951 static void dvb_fini(void)
952 {
953         cx8802_unregister_driver(&cx8802_dvb_driver);
954 }
955
956 module_init(dvb_init);
957 module_exit(dvb_fini);
958
959 /*
960  * Local variables:
961  * c-basic-offset: 8
962  * compile-command: "make DVB=1"
963  * End:
964  */