icside: use ->init_dma method
[safe/jmp/linux-2.6] / drivers / ide / arm / icside.c
1 /*
2  * Copyright (c) 1996-2004 Russell King.
3  *
4  * Please note that this platform does not support 32-bit IDE IO.
5  */
6
7 #include <linux/string.h>
8 #include <linux/module.h>
9 #include <linux/ioport.h>
10 #include <linux/slab.h>
11 #include <linux/blkdev.h>
12 #include <linux/errno.h>
13 #include <linux/hdreg.h>
14 #include <linux/ide.h>
15 #include <linux/dma-mapping.h>
16 #include <linux/device.h>
17 #include <linux/init.h>
18 #include <linux/scatterlist.h>
19 #include <linux/io.h>
20
21 #include <asm/dma.h>
22 #include <asm/ecard.h>
23
24 #define ICS_IDENT_OFFSET                0x2280
25
26 #define ICS_ARCIN_V5_INTRSTAT           0x0000
27 #define ICS_ARCIN_V5_INTROFFSET         0x0004
28 #define ICS_ARCIN_V5_IDEOFFSET          0x2800
29 #define ICS_ARCIN_V5_IDEALTOFFSET       0x2b80
30 #define ICS_ARCIN_V5_IDESTEPPING        6
31
32 #define ICS_ARCIN_V6_IDEOFFSET_1        0x2000
33 #define ICS_ARCIN_V6_INTROFFSET_1       0x2200
34 #define ICS_ARCIN_V6_INTRSTAT_1         0x2290
35 #define ICS_ARCIN_V6_IDEALTOFFSET_1     0x2380
36 #define ICS_ARCIN_V6_IDEOFFSET_2        0x3000
37 #define ICS_ARCIN_V6_INTROFFSET_2       0x3200
38 #define ICS_ARCIN_V6_INTRSTAT_2         0x3290
39 #define ICS_ARCIN_V6_IDEALTOFFSET_2     0x3380
40 #define ICS_ARCIN_V6_IDESTEPPING        6
41
42 struct cardinfo {
43         unsigned int dataoffset;
44         unsigned int ctrloffset;
45         unsigned int stepping;
46 };
47
48 static struct cardinfo icside_cardinfo_v5 = {
49         .dataoffset     = ICS_ARCIN_V5_IDEOFFSET,
50         .ctrloffset     = ICS_ARCIN_V5_IDEALTOFFSET,
51         .stepping       = ICS_ARCIN_V5_IDESTEPPING,
52 };
53
54 static struct cardinfo icside_cardinfo_v6_1 = {
55         .dataoffset     = ICS_ARCIN_V6_IDEOFFSET_1,
56         .ctrloffset     = ICS_ARCIN_V6_IDEALTOFFSET_1,
57         .stepping       = ICS_ARCIN_V6_IDESTEPPING,
58 };
59
60 static struct cardinfo icside_cardinfo_v6_2 = {
61         .dataoffset     = ICS_ARCIN_V6_IDEOFFSET_2,
62         .ctrloffset     = ICS_ARCIN_V6_IDEALTOFFSET_2,
63         .stepping       = ICS_ARCIN_V6_IDESTEPPING,
64 };
65
66 struct icside_state {
67         unsigned int channel;
68         unsigned int enabled;
69         void __iomem *irq_port;
70         void __iomem *ioc_base;
71         unsigned int type;
72         ide_hwif_t *hwif[2];
73 };
74
75 #define ICS_TYPE_A3IN   0
76 #define ICS_TYPE_A3USER 1
77 #define ICS_TYPE_V6     3
78 #define ICS_TYPE_V5     15
79 #define ICS_TYPE_NOTYPE ((unsigned int)-1)
80
81 /* ---------------- Version 5 PCB Support Functions --------------------- */
82 /* Prototype: icside_irqenable_arcin_v5 (struct expansion_card *ec, int irqnr)
83  * Purpose  : enable interrupts from card
84  */
85 static void icside_irqenable_arcin_v5 (struct expansion_card *ec, int irqnr)
86 {
87         struct icside_state *state = ec->irq_data;
88
89         writeb(0, state->irq_port + ICS_ARCIN_V5_INTROFFSET);
90 }
91
92 /* Prototype: icside_irqdisable_arcin_v5 (struct expansion_card *ec, int irqnr)
93  * Purpose  : disable interrupts from card
94  */
95 static void icside_irqdisable_arcin_v5 (struct expansion_card *ec, int irqnr)
96 {
97         struct icside_state *state = ec->irq_data;
98
99         readb(state->irq_port + ICS_ARCIN_V5_INTROFFSET);
100 }
101
102 static const expansioncard_ops_t icside_ops_arcin_v5 = {
103         .irqenable      = icside_irqenable_arcin_v5,
104         .irqdisable     = icside_irqdisable_arcin_v5,
105 };
106
107
108 /* ---------------- Version 6 PCB Support Functions --------------------- */
109 /* Prototype: icside_irqenable_arcin_v6 (struct expansion_card *ec, int irqnr)
110  * Purpose  : enable interrupts from card
111  */
112 static void icside_irqenable_arcin_v6 (struct expansion_card *ec, int irqnr)
113 {
114         struct icside_state *state = ec->irq_data;
115         void __iomem *base = state->irq_port;
116
117         state->enabled = 1;
118
119         switch (state->channel) {
120         case 0:
121                 writeb(0, base + ICS_ARCIN_V6_INTROFFSET_1);
122                 readb(base + ICS_ARCIN_V6_INTROFFSET_2);
123                 break;
124         case 1:
125                 writeb(0, base + ICS_ARCIN_V6_INTROFFSET_2);
126                 readb(base + ICS_ARCIN_V6_INTROFFSET_1);
127                 break;
128         }
129 }
130
131 /* Prototype: icside_irqdisable_arcin_v6 (struct expansion_card *ec, int irqnr)
132  * Purpose  : disable interrupts from card
133  */
134 static void icside_irqdisable_arcin_v6 (struct expansion_card *ec, int irqnr)
135 {
136         struct icside_state *state = ec->irq_data;
137
138         state->enabled = 0;
139
140         readb(state->irq_port + ICS_ARCIN_V6_INTROFFSET_1);
141         readb(state->irq_port + ICS_ARCIN_V6_INTROFFSET_2);
142 }
143
144 /* Prototype: icside_irqprobe(struct expansion_card *ec)
145  * Purpose  : detect an active interrupt from card
146  */
147 static int icside_irqpending_arcin_v6(struct expansion_card *ec)
148 {
149         struct icside_state *state = ec->irq_data;
150
151         return readb(state->irq_port + ICS_ARCIN_V6_INTRSTAT_1) & 1 ||
152                readb(state->irq_port + ICS_ARCIN_V6_INTRSTAT_2) & 1;
153 }
154
155 static const expansioncard_ops_t icside_ops_arcin_v6 = {
156         .irqenable      = icside_irqenable_arcin_v6,
157         .irqdisable     = icside_irqdisable_arcin_v6,
158         .irqpending     = icside_irqpending_arcin_v6,
159 };
160
161 /*
162  * Handle routing of interrupts.  This is called before
163  * we write the command to the drive.
164  */
165 static void icside_maskproc(ide_drive_t *drive, int mask)
166 {
167         ide_hwif_t *hwif = HWIF(drive);
168         struct icside_state *state = hwif->hwif_data;
169         unsigned long flags;
170
171         local_irq_save(flags);
172
173         state->channel = hwif->channel;
174
175         if (state->enabled && !mask) {
176                 switch (hwif->channel) {
177                 case 0:
178                         writeb(0, state->irq_port + ICS_ARCIN_V6_INTROFFSET_1);
179                         readb(state->irq_port + ICS_ARCIN_V6_INTROFFSET_2);
180                         break;
181                 case 1:
182                         writeb(0, state->irq_port + ICS_ARCIN_V6_INTROFFSET_2);
183                         readb(state->irq_port + ICS_ARCIN_V6_INTROFFSET_1);
184                         break;
185                 }
186         } else {
187                 readb(state->irq_port + ICS_ARCIN_V6_INTROFFSET_2);
188                 readb(state->irq_port + ICS_ARCIN_V6_INTROFFSET_1);
189         }
190
191         local_irq_restore(flags);
192 }
193
194 static const struct ide_port_ops icside_v6_no_dma_port_ops = {
195         .maskproc               = icside_maskproc,
196 };
197
198 #ifdef CONFIG_BLK_DEV_IDEDMA_ICS
199 /*
200  * SG-DMA support.
201  *
202  * Similar to the BM-DMA, but we use the RiscPCs IOMD DMA controllers.
203  * There is only one DMA controller per card, which means that only
204  * one drive can be accessed at one time.  NOTE! We do not enforce that
205  * here, but we rely on the main IDE driver spotting that both
206  * interfaces use the same IRQ, which should guarantee this.
207  */
208
209 /*
210  * Configure the IOMD to give the appropriate timings for the transfer
211  * mode being requested.  We take the advice of the ATA standards, and
212  * calculate the cycle time based on the transfer mode, and the EIDE
213  * MW DMA specs that the drive provides in the IDENTIFY command.
214  *
215  * We have the following IOMD DMA modes to choose from:
216  *
217  *      Type    Active          Recovery        Cycle
218  *      A       250 (250)       312 (550)       562 (800)
219  *      B       187             250             437
220  *      C       125 (125)       125 (375)       250 (500)
221  *      D       62              125             187
222  *
223  * (figures in brackets are actual measured timings)
224  *
225  * However, we also need to take care of the read/write active and
226  * recovery timings:
227  *
228  *                      Read    Write
229  *      Mode    Active  -- Recovery --  Cycle   IOMD type
230  *      MW0     215     50      215     480     A
231  *      MW1     80      50      50      150     C
232  *      MW2     70      25      25      120     C
233  */
234 static void icside_set_dma_mode(ide_drive_t *drive, const u8 xfer_mode)
235 {
236         int cycle_time, use_dma_info = 0;
237
238         switch (xfer_mode) {
239         case XFER_MW_DMA_2:
240                 cycle_time = 250;
241                 use_dma_info = 1;
242                 break;
243
244         case XFER_MW_DMA_1:
245                 cycle_time = 250;
246                 use_dma_info = 1;
247                 break;
248
249         case XFER_MW_DMA_0:
250                 cycle_time = 480;
251                 break;
252
253         case XFER_SW_DMA_2:
254         case XFER_SW_DMA_1:
255         case XFER_SW_DMA_0:
256                 cycle_time = 480;
257                 break;
258         }
259
260         /*
261          * If we're going to be doing MW_DMA_1 or MW_DMA_2, we should
262          * take care to note the values in the ID...
263          */
264         if (use_dma_info && drive->id->eide_dma_time > cycle_time)
265                 cycle_time = drive->id->eide_dma_time;
266
267         drive->drive_data = cycle_time;
268
269         printk("%s: %s selected (peak %dMB/s)\n", drive->name,
270                 ide_xfer_verbose(xfer_mode), 2000 / drive->drive_data);
271 }
272
273 static const struct ide_port_ops icside_v6_port_ops = {
274         .set_dma_mode           = icside_set_dma_mode,
275         .maskproc               = icside_maskproc,
276 };
277
278 static void icside_dma_host_set(ide_drive_t *drive, int on)
279 {
280 }
281
282 static int icside_dma_end(ide_drive_t *drive)
283 {
284         ide_hwif_t *hwif = HWIF(drive);
285         struct expansion_card *ec = ECARD_DEV(hwif->dev);
286
287         drive->waiting_for_dma = 0;
288
289         disable_dma(ec->dma);
290
291         /* Teardown mappings after DMA has completed. */
292         ide_destroy_dmatable(drive);
293
294         return get_dma_residue(ec->dma) != 0;
295 }
296
297 static void icside_dma_start(ide_drive_t *drive)
298 {
299         ide_hwif_t *hwif = HWIF(drive);
300         struct expansion_card *ec = ECARD_DEV(hwif->dev);
301
302         /* We can not enable DMA on both channels simultaneously. */
303         BUG_ON(dma_channel_active(ec->dma));
304         enable_dma(ec->dma);
305 }
306
307 static int icside_dma_setup(ide_drive_t *drive)
308 {
309         ide_hwif_t *hwif = HWIF(drive);
310         struct expansion_card *ec = ECARD_DEV(hwif->dev);
311         struct request *rq = hwif->hwgroup->rq;
312         unsigned int dma_mode;
313
314         if (rq_data_dir(rq))
315                 dma_mode = DMA_MODE_WRITE;
316         else
317                 dma_mode = DMA_MODE_READ;
318
319         /*
320          * We can not enable DMA on both channels.
321          */
322         BUG_ON(dma_channel_active(ec->dma));
323
324         hwif->sg_nents = ide_build_sglist(drive, rq);
325
326         /*
327          * Ensure that we have the right interrupt routed.
328          */
329         icside_maskproc(drive, 0);
330
331         /*
332          * Route the DMA signals to the correct interface.
333          */
334         writeb(hwif->select_data, hwif->config_data);
335
336         /*
337          * Select the correct timing for this drive.
338          */
339         set_dma_speed(ec->dma, drive->drive_data);
340
341         /*
342          * Tell the DMA engine about the SG table and
343          * data direction.
344          */
345         set_dma_sg(ec->dma, hwif->sg_table, hwif->sg_nents);
346         set_dma_mode(ec->dma, dma_mode);
347
348         drive->waiting_for_dma = 1;
349
350         return 0;
351 }
352
353 static void icside_dma_exec_cmd(ide_drive_t *drive, u8 cmd)
354 {
355         /* issue cmd to drive */
356         ide_execute_command(drive, cmd, ide_dma_intr, 2 * WAIT_CMD, NULL);
357 }
358
359 static int icside_dma_test_irq(ide_drive_t *drive)
360 {
361         ide_hwif_t *hwif = HWIF(drive);
362         struct icside_state *state = hwif->hwif_data;
363
364         return readb(state->irq_port +
365                      (hwif->channel ?
366                         ICS_ARCIN_V6_INTRSTAT_2 :
367                         ICS_ARCIN_V6_INTRSTAT_1)) & 1;
368 }
369
370 static void icside_dma_timeout(ide_drive_t *drive)
371 {
372         printk(KERN_ERR "%s: DMA timeout occurred: ", drive->name);
373
374         if (icside_dma_test_irq(drive))
375                 return;
376
377         ide_dump_status(drive, "DMA timeout", ide_read_status(drive));
378
379         icside_dma_end(drive);
380 }
381
382 static void icside_dma_lost_irq(ide_drive_t *drive)
383 {
384         printk(KERN_ERR "%s: IRQ lost\n", drive->name);
385 }
386
387 static int icside_dma_init(ide_hwif_t *hwif, const struct ide_port_info *d)
388 {
389         hwif->dmatable_cpu      = NULL;
390         hwif->dmatable_dma      = 0;
391
392         hwif->dma_host_set      = icside_dma_host_set;
393         hwif->dma_setup         = icside_dma_setup;
394         hwif->dma_exec_cmd      = icside_dma_exec_cmd;
395         hwif->dma_start         = icside_dma_start;
396         hwif->ide_dma_end       = icside_dma_end;
397         hwif->ide_dma_test_irq  = icside_dma_test_irq;
398         hwif->dma_timeout       = icside_dma_timeout;
399         hwif->dma_lost_irq      = icside_dma_lost_irq;
400
401         return 0;
402 }
403 #endif
404
405 static int icside_dma_off_init(ide_hwif_t *hwif, const struct ide_port_info *d)
406 {
407         return -EOPNOTSUPP;
408 }
409
410 static ide_hwif_t *
411 icside_setup(void __iomem *base, struct cardinfo *info, struct expansion_card *ec)
412 {
413         unsigned long port = (unsigned long)base + info->dataoffset;
414         ide_hwif_t *hwif;
415
416         hwif = ide_find_port();
417         if (hwif) {
418                 int i;
419
420                 /*
421                  * Ensure we're using MMIO
422                  */
423                 default_hwif_mmiops(hwif);
424
425                 for (i = IDE_DATA_OFFSET; i <= IDE_STATUS_OFFSET; i++) {
426                         hwif->io_ports[i] = port;
427                         port += 1 << info->stepping;
428                 }
429                 hwif->io_ports[IDE_CONTROL_OFFSET] = (unsigned long)base + info->ctrloffset;
430                 hwif->irq     = ec->irq;
431                 hwif->chipset = ide_acorn;
432                 hwif->gendev.parent = &ec->dev;
433                 hwif->dev = &ec->dev;
434         }
435
436         return hwif;
437 }
438
439 static int __init
440 icside_register_v5(struct icside_state *state, struct expansion_card *ec)
441 {
442         ide_hwif_t *hwif;
443         void __iomem *base;
444         u8 idx[4] = { 0xff, 0xff, 0xff, 0xff };
445
446         base = ecardm_iomap(ec, ECARD_RES_MEMC, 0, 0);
447         if (!base)
448                 return -ENOMEM;
449
450         state->irq_port = base;
451
452         ec->irqaddr  = base + ICS_ARCIN_V5_INTRSTAT;
453         ec->irqmask  = 1;
454
455         ecard_setirq(ec, &icside_ops_arcin_v5, state);
456
457         /*
458          * Be on the safe side - disable interrupts
459          */
460         icside_irqdisable_arcin_v5(ec, 0);
461
462         hwif = icside_setup(base, &icside_cardinfo_v5, ec);
463         if (!hwif)
464                 return -ENODEV;
465
466         state->hwif[0] = hwif;
467
468         idx[0] = hwif->index;
469
470         ide_device_add(idx, NULL);
471
472         return 0;
473 }
474
475 static const struct ide_port_info icside_v6_port_info __initdata = {
476         .init_dma               = icside_dma_off_init,
477         .port_ops               = &icside_v6_no_dma_port_ops,
478         .host_flags             = IDE_HFLAG_SERIALIZE |
479                                   IDE_HFLAG_NO_AUTOTUNE,
480         .mwdma_mask             = ATA_MWDMA2,
481         .swdma_mask             = ATA_SWDMA2,
482 };
483
484 static int __init
485 icside_register_v6(struct icside_state *state, struct expansion_card *ec)
486 {
487         ide_hwif_t *hwif, *mate;
488         void __iomem *ioc_base, *easi_base;
489         unsigned int sel = 0;
490         int ret;
491         u8 idx[4] = { 0xff, 0xff, 0xff, 0xff };
492         struct ide_port_info d = icside_v6_port_info;
493
494         ioc_base = ecardm_iomap(ec, ECARD_RES_IOCFAST, 0, 0);
495         if (!ioc_base) {
496                 ret = -ENOMEM;
497                 goto out;
498         }
499
500         easi_base = ioc_base;
501
502         if (ecard_resource_flags(ec, ECARD_RES_EASI)) {
503                 easi_base = ecardm_iomap(ec, ECARD_RES_EASI, 0, 0);
504                 if (!easi_base) {
505                         ret = -ENOMEM;
506                         goto out;
507                 }
508
509                 /*
510                  * Enable access to the EASI region.
511                  */
512                 sel = 1 << 5;
513         }
514
515         writeb(sel, ioc_base);
516
517         ecard_setirq(ec, &icside_ops_arcin_v6, state);
518
519         state->irq_port   = easi_base;
520         state->ioc_base   = ioc_base;
521
522         /*
523          * Be on the safe side - disable interrupts
524          */
525         icside_irqdisable_arcin_v6(ec, 0);
526
527         /*
528          * Find and register the interfaces.
529          */
530         hwif = icside_setup(easi_base, &icside_cardinfo_v6_1, ec);
531         mate = icside_setup(easi_base, &icside_cardinfo_v6_2, ec);
532
533         if (!hwif || !mate) {
534                 ret = -ENODEV;
535                 goto out;
536         }
537
538         state->hwif[0]    = hwif;
539         state->hwif[1]    = mate;
540
541         hwif->hwif_data   = state;
542         hwif->config_data = (unsigned long)ioc_base;
543         hwif->select_data = sel;
544
545         mate->maskproc    = icside_maskproc;
546         mate->hwif_data   = state;
547         mate->config_data = (unsigned long)ioc_base;
548         mate->select_data = sel | 1;
549
550         if (ec->dma != NO_DMA && !request_dma(ec->dma, hwif->name)) {
551                 d.init_dma = icside_dma_init;
552                 d.port_ops = &icside_v6_dma_port_ops;
553         }
554
555         idx[0] = hwif->index;
556         idx[1] = mate->index;
557
558         ide_device_add(idx, &d);
559
560         return 0;
561
562  out:
563         return ret;
564 }
565
566 static int __devinit
567 icside_probe(struct expansion_card *ec, const struct ecard_id *id)
568 {
569         struct icside_state *state;
570         void __iomem *idmem;
571         int ret;
572
573         ret = ecard_request_resources(ec);
574         if (ret)
575                 goto out;
576
577         state = kzalloc(sizeof(struct icside_state), GFP_KERNEL);
578         if (!state) {
579                 ret = -ENOMEM;
580                 goto release;
581         }
582
583         state->type     = ICS_TYPE_NOTYPE;
584
585         idmem = ecardm_iomap(ec, ECARD_RES_IOCFAST, 0, 0);
586         if (idmem) {
587                 unsigned int type;
588
589                 type = readb(idmem + ICS_IDENT_OFFSET) & 1;
590                 type |= (readb(idmem + ICS_IDENT_OFFSET + 4) & 1) << 1;
591                 type |= (readb(idmem + ICS_IDENT_OFFSET + 8) & 1) << 2;
592                 type |= (readb(idmem + ICS_IDENT_OFFSET + 12) & 1) << 3;
593                 ecardm_iounmap(ec, idmem);
594
595                 state->type = type;
596         }
597
598         switch (state->type) {
599         case ICS_TYPE_A3IN:
600                 dev_warn(&ec->dev, "A3IN unsupported\n");
601                 ret = -ENODEV;
602                 break;
603
604         case ICS_TYPE_A3USER:
605                 dev_warn(&ec->dev, "A3USER unsupported\n");
606                 ret = -ENODEV;
607                 break;
608
609         case ICS_TYPE_V5:
610                 ret = icside_register_v5(state, ec);
611                 break;
612
613         case ICS_TYPE_V6:
614                 ret = icside_register_v6(state, ec);
615                 break;
616
617         default:
618                 dev_warn(&ec->dev, "unknown interface type\n");
619                 ret = -ENODEV;
620                 break;
621         }
622
623         if (ret == 0) {
624                 ecard_set_drvdata(ec, state);
625                 goto out;
626         }
627
628         kfree(state);
629  release:
630         ecard_release_resources(ec);
631  out:
632         return ret;
633 }
634
635 static void __devexit icside_remove(struct expansion_card *ec)
636 {
637         struct icside_state *state = ecard_get_drvdata(ec);
638
639         switch (state->type) {
640         case ICS_TYPE_V5:
641                 /* FIXME: tell IDE to stop using the interface */
642
643                 /* Disable interrupts */
644                 icside_irqdisable_arcin_v5(ec, 0);
645                 break;
646
647         case ICS_TYPE_V6:
648                 /* FIXME: tell IDE to stop using the interface */
649                 if (ec->dma != NO_DMA)
650                         free_dma(ec->dma);
651
652                 /* Disable interrupts */
653                 icside_irqdisable_arcin_v6(ec, 0);
654
655                 /* Reset the ROM pointer/EASI selection */
656                 writeb(0, state->ioc_base);
657                 break;
658         }
659
660         ecard_set_drvdata(ec, NULL);
661
662         kfree(state);
663         ecard_release_resources(ec);
664 }
665
666 static void icside_shutdown(struct expansion_card *ec)
667 {
668         struct icside_state *state = ecard_get_drvdata(ec);
669         unsigned long flags;
670
671         /*
672          * Disable interrupts from this card.  We need to do
673          * this before disabling EASI since we may be accessing
674          * this register via that region.
675          */
676         local_irq_save(flags);
677         ec->ops->irqdisable(ec, 0);
678         local_irq_restore(flags);
679
680         /*
681          * Reset the ROM pointer so that we can read the ROM
682          * after a soft reboot.  This also disables access to
683          * the IDE taskfile via the EASI region.
684          */
685         if (state->ioc_base)
686                 writeb(0, state->ioc_base);
687 }
688
689 static const struct ecard_id icside_ids[] = {
690         { MANU_ICS,  PROD_ICS_IDE  },
691         { MANU_ICS2, PROD_ICS2_IDE },
692         { 0xffff, 0xffff }
693 };
694
695 static struct ecard_driver icside_driver = {
696         .probe          = icside_probe,
697         .remove         = __devexit_p(icside_remove),
698         .shutdown       = icside_shutdown,
699         .id_table       = icside_ids,
700         .drv = {
701                 .name   = "icside",
702         },
703 };
704
705 static int __init icside_init(void)
706 {
707         return ecard_register_driver(&icside_driver);
708 }
709
710 MODULE_AUTHOR("Russell King <rmk@arm.linux.org.uk>");
711 MODULE_LICENSE("GPL");
712 MODULE_DESCRIPTION("ICS IDE driver");
713
714 module_init(icside_init);