drm/radeon/kms: Schedule host path read cache flush through the ring V2
[safe/jmp/linux-2.6] / drivers / gpu / drm / radeon / r600.c
1 /*
2  * Copyright 2008 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  * Copyright 2009 Jerome Glisse.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22  * OTHER DEALINGS IN THE SOFTWARE.
23  *
24  * Authors: Dave Airlie
25  *          Alex Deucher
26  *          Jerome Glisse
27  */
28 #include <linux/seq_file.h>
29 #include <linux/firmware.h>
30 #include <linux/platform_device.h>
31 #include "drmP.h"
32 #include "radeon_drm.h"
33 #include "radeon.h"
34 #include "radeon_mode.h"
35 #include "r600d.h"
36 #include "atom.h"
37 #include "avivod.h"
38
39 #define PFP_UCODE_SIZE 576
40 #define PM4_UCODE_SIZE 1792
41 #define RLC_UCODE_SIZE 768
42 #define R700_PFP_UCODE_SIZE 848
43 #define R700_PM4_UCODE_SIZE 1360
44 #define R700_RLC_UCODE_SIZE 1024
45
46 /* Firmware Names */
47 MODULE_FIRMWARE("radeon/R600_pfp.bin");
48 MODULE_FIRMWARE("radeon/R600_me.bin");
49 MODULE_FIRMWARE("radeon/RV610_pfp.bin");
50 MODULE_FIRMWARE("radeon/RV610_me.bin");
51 MODULE_FIRMWARE("radeon/RV630_pfp.bin");
52 MODULE_FIRMWARE("radeon/RV630_me.bin");
53 MODULE_FIRMWARE("radeon/RV620_pfp.bin");
54 MODULE_FIRMWARE("radeon/RV620_me.bin");
55 MODULE_FIRMWARE("radeon/RV635_pfp.bin");
56 MODULE_FIRMWARE("radeon/RV635_me.bin");
57 MODULE_FIRMWARE("radeon/RV670_pfp.bin");
58 MODULE_FIRMWARE("radeon/RV670_me.bin");
59 MODULE_FIRMWARE("radeon/RS780_pfp.bin");
60 MODULE_FIRMWARE("radeon/RS780_me.bin");
61 MODULE_FIRMWARE("radeon/RV770_pfp.bin");
62 MODULE_FIRMWARE("radeon/RV770_me.bin");
63 MODULE_FIRMWARE("radeon/RV730_pfp.bin");
64 MODULE_FIRMWARE("radeon/RV730_me.bin");
65 MODULE_FIRMWARE("radeon/RV710_pfp.bin");
66 MODULE_FIRMWARE("radeon/RV710_me.bin");
67 MODULE_FIRMWARE("radeon/R600_rlc.bin");
68 MODULE_FIRMWARE("radeon/R700_rlc.bin");
69
70 int r600_debugfs_mc_info_init(struct radeon_device *rdev);
71
72 /* r600,rv610,rv630,rv620,rv635,rv670 */
73 int r600_mc_wait_for_idle(struct radeon_device *rdev);
74 void r600_gpu_init(struct radeon_device *rdev);
75 void r600_fini(struct radeon_device *rdev);
76
77 /* hpd for digital panel detect/disconnect */
78 bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
79 {
80         bool connected = false;
81
82         if (ASIC_IS_DCE3(rdev)) {
83                 switch (hpd) {
84                 case RADEON_HPD_1:
85                         if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
86                                 connected = true;
87                         break;
88                 case RADEON_HPD_2:
89                         if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
90                                 connected = true;
91                         break;
92                 case RADEON_HPD_3:
93                         if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
94                                 connected = true;
95                         break;
96                 case RADEON_HPD_4:
97                         if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
98                                 connected = true;
99                         break;
100                         /* DCE 3.2 */
101                 case RADEON_HPD_5:
102                         if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
103                                 connected = true;
104                         break;
105                 case RADEON_HPD_6:
106                         if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
107                                 connected = true;
108                         break;
109                 default:
110                         break;
111                 }
112         } else {
113                 switch (hpd) {
114                 case RADEON_HPD_1:
115                         if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
116                                 connected = true;
117                         break;
118                 case RADEON_HPD_2:
119                         if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
120                                 connected = true;
121                         break;
122                 case RADEON_HPD_3:
123                         if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
124                                 connected = true;
125                         break;
126                 default:
127                         break;
128                 }
129         }
130         return connected;
131 }
132
133 void r600_hpd_set_polarity(struct radeon_device *rdev,
134                            enum radeon_hpd_id hpd)
135 {
136         u32 tmp;
137         bool connected = r600_hpd_sense(rdev, hpd);
138
139         if (ASIC_IS_DCE3(rdev)) {
140                 switch (hpd) {
141                 case RADEON_HPD_1:
142                         tmp = RREG32(DC_HPD1_INT_CONTROL);
143                         if (connected)
144                                 tmp &= ~DC_HPDx_INT_POLARITY;
145                         else
146                                 tmp |= DC_HPDx_INT_POLARITY;
147                         WREG32(DC_HPD1_INT_CONTROL, tmp);
148                         break;
149                 case RADEON_HPD_2:
150                         tmp = RREG32(DC_HPD2_INT_CONTROL);
151                         if (connected)
152                                 tmp &= ~DC_HPDx_INT_POLARITY;
153                         else
154                                 tmp |= DC_HPDx_INT_POLARITY;
155                         WREG32(DC_HPD2_INT_CONTROL, tmp);
156                         break;
157                 case RADEON_HPD_3:
158                         tmp = RREG32(DC_HPD3_INT_CONTROL);
159                         if (connected)
160                                 tmp &= ~DC_HPDx_INT_POLARITY;
161                         else
162                                 tmp |= DC_HPDx_INT_POLARITY;
163                         WREG32(DC_HPD3_INT_CONTROL, tmp);
164                         break;
165                 case RADEON_HPD_4:
166                         tmp = RREG32(DC_HPD4_INT_CONTROL);
167                         if (connected)
168                                 tmp &= ~DC_HPDx_INT_POLARITY;
169                         else
170                                 tmp |= DC_HPDx_INT_POLARITY;
171                         WREG32(DC_HPD4_INT_CONTROL, tmp);
172                         break;
173                 case RADEON_HPD_5:
174                         tmp = RREG32(DC_HPD5_INT_CONTROL);
175                         if (connected)
176                                 tmp &= ~DC_HPDx_INT_POLARITY;
177                         else
178                                 tmp |= DC_HPDx_INT_POLARITY;
179                         WREG32(DC_HPD5_INT_CONTROL, tmp);
180                         break;
181                         /* DCE 3.2 */
182                 case RADEON_HPD_6:
183                         tmp = RREG32(DC_HPD6_INT_CONTROL);
184                         if (connected)
185                                 tmp &= ~DC_HPDx_INT_POLARITY;
186                         else
187                                 tmp |= DC_HPDx_INT_POLARITY;
188                         WREG32(DC_HPD6_INT_CONTROL, tmp);
189                         break;
190                 default:
191                         break;
192                 }
193         } else {
194                 switch (hpd) {
195                 case RADEON_HPD_1:
196                         tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
197                         if (connected)
198                                 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
199                         else
200                                 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
201                         WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
202                         break;
203                 case RADEON_HPD_2:
204                         tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
205                         if (connected)
206                                 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
207                         else
208                                 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
209                         WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
210                         break;
211                 case RADEON_HPD_3:
212                         tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
213                         if (connected)
214                                 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
215                         else
216                                 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
217                         WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
218                         break;
219                 default:
220                         break;
221                 }
222         }
223 }
224
225 void r600_hpd_init(struct radeon_device *rdev)
226 {
227         struct drm_device *dev = rdev->ddev;
228         struct drm_connector *connector;
229
230         if (ASIC_IS_DCE3(rdev)) {
231                 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
232                 if (ASIC_IS_DCE32(rdev))
233                         tmp |= DC_HPDx_EN;
234
235                 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
236                         struct radeon_connector *radeon_connector = to_radeon_connector(connector);
237                         switch (radeon_connector->hpd.hpd) {
238                         case RADEON_HPD_1:
239                                 WREG32(DC_HPD1_CONTROL, tmp);
240                                 rdev->irq.hpd[0] = true;
241                                 break;
242                         case RADEON_HPD_2:
243                                 WREG32(DC_HPD2_CONTROL, tmp);
244                                 rdev->irq.hpd[1] = true;
245                                 break;
246                         case RADEON_HPD_3:
247                                 WREG32(DC_HPD3_CONTROL, tmp);
248                                 rdev->irq.hpd[2] = true;
249                                 break;
250                         case RADEON_HPD_4:
251                                 WREG32(DC_HPD4_CONTROL, tmp);
252                                 rdev->irq.hpd[3] = true;
253                                 break;
254                                 /* DCE 3.2 */
255                         case RADEON_HPD_5:
256                                 WREG32(DC_HPD5_CONTROL, tmp);
257                                 rdev->irq.hpd[4] = true;
258                                 break;
259                         case RADEON_HPD_6:
260                                 WREG32(DC_HPD6_CONTROL, tmp);
261                                 rdev->irq.hpd[5] = true;
262                                 break;
263                         default:
264                                 break;
265                         }
266                 }
267         } else {
268                 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
269                         struct radeon_connector *radeon_connector = to_radeon_connector(connector);
270                         switch (radeon_connector->hpd.hpd) {
271                         case RADEON_HPD_1:
272                                 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
273                                 rdev->irq.hpd[0] = true;
274                                 break;
275                         case RADEON_HPD_2:
276                                 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
277                                 rdev->irq.hpd[1] = true;
278                                 break;
279                         case RADEON_HPD_3:
280                                 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
281                                 rdev->irq.hpd[2] = true;
282                                 break;
283                         default:
284                                 break;
285                         }
286                 }
287         }
288         r600_irq_set(rdev);
289 }
290
291 void r600_hpd_fini(struct radeon_device *rdev)
292 {
293         struct drm_device *dev = rdev->ddev;
294         struct drm_connector *connector;
295
296         if (ASIC_IS_DCE3(rdev)) {
297                 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
298                         struct radeon_connector *radeon_connector = to_radeon_connector(connector);
299                         switch (radeon_connector->hpd.hpd) {
300                         case RADEON_HPD_1:
301                                 WREG32(DC_HPD1_CONTROL, 0);
302                                 rdev->irq.hpd[0] = false;
303                                 break;
304                         case RADEON_HPD_2:
305                                 WREG32(DC_HPD2_CONTROL, 0);
306                                 rdev->irq.hpd[1] = false;
307                                 break;
308                         case RADEON_HPD_3:
309                                 WREG32(DC_HPD3_CONTROL, 0);
310                                 rdev->irq.hpd[2] = false;
311                                 break;
312                         case RADEON_HPD_4:
313                                 WREG32(DC_HPD4_CONTROL, 0);
314                                 rdev->irq.hpd[3] = false;
315                                 break;
316                                 /* DCE 3.2 */
317                         case RADEON_HPD_5:
318                                 WREG32(DC_HPD5_CONTROL, 0);
319                                 rdev->irq.hpd[4] = false;
320                                 break;
321                         case RADEON_HPD_6:
322                                 WREG32(DC_HPD6_CONTROL, 0);
323                                 rdev->irq.hpd[5] = false;
324                                 break;
325                         default:
326                                 break;
327                         }
328                 }
329         } else {
330                 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
331                         struct radeon_connector *radeon_connector = to_radeon_connector(connector);
332                         switch (radeon_connector->hpd.hpd) {
333                         case RADEON_HPD_1:
334                                 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
335                                 rdev->irq.hpd[0] = false;
336                                 break;
337                         case RADEON_HPD_2:
338                                 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
339                                 rdev->irq.hpd[1] = false;
340                                 break;
341                         case RADEON_HPD_3:
342                                 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
343                                 rdev->irq.hpd[2] = false;
344                                 break;
345                         default:
346                                 break;
347                         }
348                 }
349         }
350 }
351
352 /*
353  * R600 PCIE GART
354  */
355 int r600_gart_clear_page(struct radeon_device *rdev, int i)
356 {
357         void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
358         u64 pte;
359
360         if (i < 0 || i > rdev->gart.num_gpu_pages)
361                 return -EINVAL;
362         pte = 0;
363         writeq(pte, ((void __iomem *)ptr) + (i * 8));
364         return 0;
365 }
366
367 void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
368 {
369         unsigned i;
370         u32 tmp;
371
372         WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
373         WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
374         WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
375         for (i = 0; i < rdev->usec_timeout; i++) {
376                 /* read MC_STATUS */
377                 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
378                 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
379                 if (tmp == 2) {
380                         printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
381                         return;
382                 }
383                 if (tmp) {
384                         return;
385                 }
386                 udelay(1);
387         }
388 }
389
390 int r600_pcie_gart_init(struct radeon_device *rdev)
391 {
392         int r;
393
394         if (rdev->gart.table.vram.robj) {
395                 WARN(1, "R600 PCIE GART already initialized.\n");
396                 return 0;
397         }
398         /* Initialize common gart structure */
399         r = radeon_gart_init(rdev);
400         if (r)
401                 return r;
402         rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
403         return radeon_gart_table_vram_alloc(rdev);
404 }
405
406 int r600_pcie_gart_enable(struct radeon_device *rdev)
407 {
408         u32 tmp;
409         int r, i;
410
411         if (rdev->gart.table.vram.robj == NULL) {
412                 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
413                 return -EINVAL;
414         }
415         r = radeon_gart_table_vram_pin(rdev);
416         if (r)
417                 return r;
418
419         /* Setup L2 cache */
420         WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
421                                 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
422                                 EFFECTIVE_L2_QUEUE_SIZE(7));
423         WREG32(VM_L2_CNTL2, 0);
424         WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
425         /* Setup TLB control */
426         tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
427                 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
428                 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
429                 ENABLE_WAIT_L2_QUERY;
430         WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
431         WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
432         WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
433         WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
434         WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
435         WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
436         WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
437         WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
438         WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
439         WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
440         WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
441         WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
442         WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
443         WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
444         WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
445         WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
446         WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
447         WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
448                                 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
449         WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
450                         (u32)(rdev->dummy_page.addr >> 12));
451         for (i = 1; i < 7; i++)
452                 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
453
454         r600_pcie_gart_tlb_flush(rdev);
455         rdev->gart.ready = true;
456         return 0;
457 }
458
459 void r600_pcie_gart_disable(struct radeon_device *rdev)
460 {
461         u32 tmp;
462         int i, r;
463
464         /* Disable all tables */
465         for (i = 0; i < 7; i++)
466                 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
467
468         /* Disable L2 cache */
469         WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
470                                 EFFECTIVE_L2_QUEUE_SIZE(7));
471         WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
472         /* Setup L1 TLB control */
473         tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
474                 ENABLE_WAIT_L2_QUERY;
475         WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
476         WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
477         WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
478         WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
479         WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
480         WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
481         WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
482         WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
483         WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
484         WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
485         WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
486         WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
487         WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
488         WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
489         if (rdev->gart.table.vram.robj) {
490                 r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
491                 if (likely(r == 0)) {
492                         radeon_bo_kunmap(rdev->gart.table.vram.robj);
493                         radeon_bo_unpin(rdev->gart.table.vram.robj);
494                         radeon_bo_unreserve(rdev->gart.table.vram.robj);
495                 }
496         }
497 }
498
499 void r600_pcie_gart_fini(struct radeon_device *rdev)
500 {
501         r600_pcie_gart_disable(rdev);
502         radeon_gart_table_vram_free(rdev);
503         radeon_gart_fini(rdev);
504 }
505
506 void r600_agp_enable(struct radeon_device *rdev)
507 {
508         u32 tmp;
509         int i;
510
511         /* Setup L2 cache */
512         WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
513                                 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
514                                 EFFECTIVE_L2_QUEUE_SIZE(7));
515         WREG32(VM_L2_CNTL2, 0);
516         WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
517         /* Setup TLB control */
518         tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
519                 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
520                 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
521                 ENABLE_WAIT_L2_QUERY;
522         WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
523         WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
524         WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
525         WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
526         WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
527         WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
528         WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
529         WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
530         WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
531         WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
532         WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
533         WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
534         WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
535         WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
536         for (i = 0; i < 7; i++)
537                 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
538 }
539
540 int r600_mc_wait_for_idle(struct radeon_device *rdev)
541 {
542         unsigned i;
543         u32 tmp;
544
545         for (i = 0; i < rdev->usec_timeout; i++) {
546                 /* read MC_STATUS */
547                 tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
548                 if (!tmp)
549                         return 0;
550                 udelay(1);
551         }
552         return -1;
553 }
554
555 static void r600_mc_program(struct radeon_device *rdev)
556 {
557         struct rv515_mc_save save;
558         u32 tmp;
559         int i, j;
560
561         /* Initialize HDP */
562         for (i = 0, j = 0; i < 32; i++, j += 0x18) {
563                 WREG32((0x2c14 + j), 0x00000000);
564                 WREG32((0x2c18 + j), 0x00000000);
565                 WREG32((0x2c1c + j), 0x00000000);
566                 WREG32((0x2c20 + j), 0x00000000);
567                 WREG32((0x2c24 + j), 0x00000000);
568         }
569         WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
570
571         rv515_mc_stop(rdev, &save);
572         if (r600_mc_wait_for_idle(rdev)) {
573                 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
574         }
575         /* Lockout access through VGA aperture (doesn't exist before R600) */
576         WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
577         /* Update configuration */
578         if (rdev->flags & RADEON_IS_AGP) {
579                 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
580                         /* VRAM before AGP */
581                         WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
582                                 rdev->mc.vram_start >> 12);
583                         WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
584                                 rdev->mc.gtt_end >> 12);
585                 } else {
586                         /* VRAM after AGP */
587                         WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
588                                 rdev->mc.gtt_start >> 12);
589                         WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
590                                 rdev->mc.vram_end >> 12);
591                 }
592         } else {
593                 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
594                 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
595         }
596         WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
597         tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
598         tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
599         WREG32(MC_VM_FB_LOCATION, tmp);
600         WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
601         WREG32(HDP_NONSURFACE_INFO, (2 << 7));
602         WREG32(HDP_NONSURFACE_SIZE, rdev->mc.mc_vram_size | 0x3FF);
603         if (rdev->flags & RADEON_IS_AGP) {
604                 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
605                 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
606                 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
607         } else {
608                 WREG32(MC_VM_AGP_BASE, 0);
609                 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
610                 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
611         }
612         if (r600_mc_wait_for_idle(rdev)) {
613                 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
614         }
615         rv515_mc_resume(rdev, &save);
616         /* we need to own VRAM, so turn off the VGA renderer here
617          * to stop it overwriting our objects */
618         rv515_vga_render_disable(rdev);
619 }
620
621 int r600_mc_init(struct radeon_device *rdev)
622 {
623         fixed20_12 a;
624         u32 tmp;
625         int chansize, numchan;
626         int r;
627
628         /* Get VRAM informations */
629         rdev->mc.vram_is_ddr = true;
630         tmp = RREG32(RAMCFG);
631         if (tmp & CHANSIZE_OVERRIDE) {
632                 chansize = 16;
633         } else if (tmp & CHANSIZE_MASK) {
634                 chansize = 64;
635         } else {
636                 chansize = 32;
637         }
638         tmp = RREG32(CHMAP);
639         switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
640         case 0:
641         default:
642                 numchan = 1;
643                 break;
644         case 1:
645                 numchan = 2;
646                 break;
647         case 2:
648                 numchan = 4;
649                 break;
650         case 3:
651                 numchan = 8;
652                 break;
653         }
654         rdev->mc.vram_width = numchan * chansize;
655         /* Could aper size report 0 ? */
656         rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
657         rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
658         /* Setup GPU memory space */
659         rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
660         rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
661
662         if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
663                 rdev->mc.mc_vram_size = rdev->mc.aper_size;
664
665         if (rdev->mc.real_vram_size > rdev->mc.aper_size)
666                 rdev->mc.real_vram_size = rdev->mc.aper_size;
667
668         if (rdev->flags & RADEON_IS_AGP) {
669                 r = radeon_agp_init(rdev);
670                 if (r)
671                         return r;
672                 /* gtt_size is setup by radeon_agp_init */
673                 rdev->mc.gtt_location = rdev->mc.agp_base;
674                 tmp = 0xFFFFFFFFUL - rdev->mc.agp_base - rdev->mc.gtt_size;
675                 /* Try to put vram before or after AGP because we
676                  * we want SYSTEM_APERTURE to cover both VRAM and
677                  * AGP so that GPU can catch out of VRAM/AGP access
678                  */
679                 if (rdev->mc.gtt_location > rdev->mc.mc_vram_size) {
680                         /* Enought place before */
681                         rdev->mc.vram_location = rdev->mc.gtt_location -
682                                                         rdev->mc.mc_vram_size;
683                 } else if (tmp > rdev->mc.mc_vram_size) {
684                         /* Enought place after */
685                         rdev->mc.vram_location = rdev->mc.gtt_location +
686                                                         rdev->mc.gtt_size;
687                 } else {
688                         /* Try to setup VRAM then AGP might not
689                          * not work on some card
690                          */
691                         rdev->mc.vram_location = 0x00000000UL;
692                         rdev->mc.gtt_location = rdev->mc.mc_vram_size;
693                 }
694         } else {
695                 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
696                 rdev->mc.vram_location = (RREG32(MC_VM_FB_LOCATION) &
697                                                         0xFFFF) << 24;
698                 tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size;
699                 if ((0xFFFFFFFFUL - tmp) >= rdev->mc.gtt_size) {
700                         /* Enough place after vram */
701                         rdev->mc.gtt_location = tmp;
702                 } else if (rdev->mc.vram_location >= rdev->mc.gtt_size) {
703                         /* Enough place before vram */
704                         rdev->mc.gtt_location = 0;
705                 } else {
706                         /* Not enough place after or before shrink
707                          * gart size
708                          */
709                         if (rdev->mc.vram_location > (0xFFFFFFFFUL - tmp)) {
710                                 rdev->mc.gtt_location = 0;
711                                 rdev->mc.gtt_size = rdev->mc.vram_location;
712                         } else {
713                                 rdev->mc.gtt_location = tmp;
714                                 rdev->mc.gtt_size = 0xFFFFFFFFUL - tmp;
715                         }
716                 }
717                 rdev->mc.gtt_location = rdev->mc.mc_vram_size;
718         }
719         rdev->mc.vram_start = rdev->mc.vram_location;
720         rdev->mc.vram_end = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1;
721         rdev->mc.gtt_start = rdev->mc.gtt_location;
722         rdev->mc.gtt_end = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
723         /* FIXME: we should enforce default clock in case GPU is not in
724          * default setup
725          */
726         a.full = rfixed_const(100);
727         rdev->pm.sclk.full = rfixed_const(rdev->clock.default_sclk);
728         rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a);
729
730         if (rdev->flags & RADEON_IS_IGP)
731                 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
732
733         return 0;
734 }
735
736 /* We doesn't check that the GPU really needs a reset we simply do the
737  * reset, it's up to the caller to determine if the GPU needs one. We
738  * might add an helper function to check that.
739  */
740 int r600_gpu_soft_reset(struct radeon_device *rdev)
741 {
742         struct rv515_mc_save save;
743         u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
744                                 S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
745                                 S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
746                                 S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
747                                 S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
748                                 S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
749                                 S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
750                                 S_008010_GUI_ACTIVE(1);
751         u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
752                         S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
753                         S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
754                         S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
755                         S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
756                         S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
757                         S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
758                         S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
759         u32 srbm_reset = 0;
760         u32 tmp;
761
762         dev_info(rdev->dev, "GPU softreset \n");
763         dev_info(rdev->dev, "  R_008010_GRBM_STATUS=0x%08X\n",
764                 RREG32(R_008010_GRBM_STATUS));
765         dev_info(rdev->dev, "  R_008014_GRBM_STATUS2=0x%08X\n",
766                 RREG32(R_008014_GRBM_STATUS2));
767         dev_info(rdev->dev, "  R_000E50_SRBM_STATUS=0x%08X\n",
768                 RREG32(R_000E50_SRBM_STATUS));
769         rv515_mc_stop(rdev, &save);
770         if (r600_mc_wait_for_idle(rdev)) {
771                 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
772         }
773         /* Disable CP parsing/prefetching */
774         WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(0xff));
775         /* Check if any of the rendering block is busy and reset it */
776         if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
777             (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
778                 tmp = S_008020_SOFT_RESET_CR(1) |
779                         S_008020_SOFT_RESET_DB(1) |
780                         S_008020_SOFT_RESET_CB(1) |
781                         S_008020_SOFT_RESET_PA(1) |
782                         S_008020_SOFT_RESET_SC(1) |
783                         S_008020_SOFT_RESET_SMX(1) |
784                         S_008020_SOFT_RESET_SPI(1) |
785                         S_008020_SOFT_RESET_SX(1) |
786                         S_008020_SOFT_RESET_SH(1) |
787                         S_008020_SOFT_RESET_TC(1) |
788                         S_008020_SOFT_RESET_TA(1) |
789                         S_008020_SOFT_RESET_VC(1) |
790                         S_008020_SOFT_RESET_VGT(1);
791                 dev_info(rdev->dev, "  R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
792                 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
793                 (void)RREG32(R_008020_GRBM_SOFT_RESET);
794                 udelay(50);
795                 WREG32(R_008020_GRBM_SOFT_RESET, 0);
796                 (void)RREG32(R_008020_GRBM_SOFT_RESET);
797         }
798         /* Reset CP (we always reset CP) */
799         tmp = S_008020_SOFT_RESET_CP(1);
800         dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
801         WREG32(R_008020_GRBM_SOFT_RESET, tmp);
802         (void)RREG32(R_008020_GRBM_SOFT_RESET);
803         udelay(50);
804         WREG32(R_008020_GRBM_SOFT_RESET, 0);
805         (void)RREG32(R_008020_GRBM_SOFT_RESET);
806         /* Reset others GPU block if necessary */
807         if (G_000E50_RLC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
808                 srbm_reset |= S_000E60_SOFT_RESET_RLC(1);
809         if (G_000E50_GRBM_RQ_PENDING(RREG32(R_000E50_SRBM_STATUS)))
810                 srbm_reset |= S_000E60_SOFT_RESET_GRBM(1);
811         if (G_000E50_HI_RQ_PENDING(RREG32(R_000E50_SRBM_STATUS)))
812                 srbm_reset |= S_000E60_SOFT_RESET_IH(1);
813         if (G_000E50_VMC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
814                 srbm_reset |= S_000E60_SOFT_RESET_VMC(1);
815         if (G_000E50_MCB_BUSY(RREG32(R_000E50_SRBM_STATUS)))
816                 srbm_reset |= S_000E60_SOFT_RESET_MC(1);
817         if (G_000E50_MCDZ_BUSY(RREG32(R_000E50_SRBM_STATUS)))
818                 srbm_reset |= S_000E60_SOFT_RESET_MC(1);
819         if (G_000E50_MCDY_BUSY(RREG32(R_000E50_SRBM_STATUS)))
820                 srbm_reset |= S_000E60_SOFT_RESET_MC(1);
821         if (G_000E50_MCDX_BUSY(RREG32(R_000E50_SRBM_STATUS)))
822                 srbm_reset |= S_000E60_SOFT_RESET_MC(1);
823         if (G_000E50_MCDW_BUSY(RREG32(R_000E50_SRBM_STATUS)))
824                 srbm_reset |= S_000E60_SOFT_RESET_MC(1);
825         if (G_000E50_RLC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
826                 srbm_reset |= S_000E60_SOFT_RESET_RLC(1);
827         if (G_000E50_SEM_BUSY(RREG32(R_000E50_SRBM_STATUS)))
828                 srbm_reset |= S_000E60_SOFT_RESET_SEM(1);
829         if (G_000E50_BIF_BUSY(RREG32(R_000E50_SRBM_STATUS)))
830                 srbm_reset |= S_000E60_SOFT_RESET_BIF(1);
831         dev_info(rdev->dev, "  R_000E60_SRBM_SOFT_RESET=0x%08X\n", srbm_reset);
832         WREG32(R_000E60_SRBM_SOFT_RESET, srbm_reset);
833         (void)RREG32(R_000E60_SRBM_SOFT_RESET);
834         udelay(50);
835         WREG32(R_000E60_SRBM_SOFT_RESET, 0);
836         (void)RREG32(R_000E60_SRBM_SOFT_RESET);
837         WREG32(R_000E60_SRBM_SOFT_RESET, srbm_reset);
838         (void)RREG32(R_000E60_SRBM_SOFT_RESET);
839         udelay(50);
840         WREG32(R_000E60_SRBM_SOFT_RESET, 0);
841         (void)RREG32(R_000E60_SRBM_SOFT_RESET);
842         /* Wait a little for things to settle down */
843         udelay(50);
844         dev_info(rdev->dev, "  R_008010_GRBM_STATUS=0x%08X\n",
845                 RREG32(R_008010_GRBM_STATUS));
846         dev_info(rdev->dev, "  R_008014_GRBM_STATUS2=0x%08X\n",
847                 RREG32(R_008014_GRBM_STATUS2));
848         dev_info(rdev->dev, "  R_000E50_SRBM_STATUS=0x%08X\n",
849                 RREG32(R_000E50_SRBM_STATUS));
850         /* After reset we need to reinit the asic as GPU often endup in an
851          * incoherent state.
852          */
853         atom_asic_init(rdev->mode_info.atom_context);
854         rv515_mc_resume(rdev, &save);
855         return 0;
856 }
857
858 int r600_gpu_reset(struct radeon_device *rdev)
859 {
860         return r600_gpu_soft_reset(rdev);
861 }
862
863 static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
864                                              u32 num_backends,
865                                              u32 backend_disable_mask)
866 {
867         u32 backend_map = 0;
868         u32 enabled_backends_mask;
869         u32 enabled_backends_count;
870         u32 cur_pipe;
871         u32 swizzle_pipe[R6XX_MAX_PIPES];
872         u32 cur_backend;
873         u32 i;
874
875         if (num_tile_pipes > R6XX_MAX_PIPES)
876                 num_tile_pipes = R6XX_MAX_PIPES;
877         if (num_tile_pipes < 1)
878                 num_tile_pipes = 1;
879         if (num_backends > R6XX_MAX_BACKENDS)
880                 num_backends = R6XX_MAX_BACKENDS;
881         if (num_backends < 1)
882                 num_backends = 1;
883
884         enabled_backends_mask = 0;
885         enabled_backends_count = 0;
886         for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
887                 if (((backend_disable_mask >> i) & 1) == 0) {
888                         enabled_backends_mask |= (1 << i);
889                         ++enabled_backends_count;
890                 }
891                 if (enabled_backends_count == num_backends)
892                         break;
893         }
894
895         if (enabled_backends_count == 0) {
896                 enabled_backends_mask = 1;
897                 enabled_backends_count = 1;
898         }
899
900         if (enabled_backends_count != num_backends)
901                 num_backends = enabled_backends_count;
902
903         memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
904         switch (num_tile_pipes) {
905         case 1:
906                 swizzle_pipe[0] = 0;
907                 break;
908         case 2:
909                 swizzle_pipe[0] = 0;
910                 swizzle_pipe[1] = 1;
911                 break;
912         case 3:
913                 swizzle_pipe[0] = 0;
914                 swizzle_pipe[1] = 1;
915                 swizzle_pipe[2] = 2;
916                 break;
917         case 4:
918                 swizzle_pipe[0] = 0;
919                 swizzle_pipe[1] = 1;
920                 swizzle_pipe[2] = 2;
921                 swizzle_pipe[3] = 3;
922                 break;
923         case 5:
924                 swizzle_pipe[0] = 0;
925                 swizzle_pipe[1] = 1;
926                 swizzle_pipe[2] = 2;
927                 swizzle_pipe[3] = 3;
928                 swizzle_pipe[4] = 4;
929                 break;
930         case 6:
931                 swizzle_pipe[0] = 0;
932                 swizzle_pipe[1] = 2;
933                 swizzle_pipe[2] = 4;
934                 swizzle_pipe[3] = 5;
935                 swizzle_pipe[4] = 1;
936                 swizzle_pipe[5] = 3;
937                 break;
938         case 7:
939                 swizzle_pipe[0] = 0;
940                 swizzle_pipe[1] = 2;
941                 swizzle_pipe[2] = 4;
942                 swizzle_pipe[3] = 6;
943                 swizzle_pipe[4] = 1;
944                 swizzle_pipe[5] = 3;
945                 swizzle_pipe[6] = 5;
946                 break;
947         case 8:
948                 swizzle_pipe[0] = 0;
949                 swizzle_pipe[1] = 2;
950                 swizzle_pipe[2] = 4;
951                 swizzle_pipe[3] = 6;
952                 swizzle_pipe[4] = 1;
953                 swizzle_pipe[5] = 3;
954                 swizzle_pipe[6] = 5;
955                 swizzle_pipe[7] = 7;
956                 break;
957         }
958
959         cur_backend = 0;
960         for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
961                 while (((1 << cur_backend) & enabled_backends_mask) == 0)
962                         cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
963
964                 backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
965
966                 cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
967         }
968
969         return backend_map;
970 }
971
972 int r600_count_pipe_bits(uint32_t val)
973 {
974         int i, ret = 0;
975
976         for (i = 0; i < 32; i++) {
977                 ret += val & 1;
978                 val >>= 1;
979         }
980         return ret;
981 }
982
983 void r600_gpu_init(struct radeon_device *rdev)
984 {
985         u32 tiling_config;
986         u32 ramcfg;
987         u32 tmp;
988         int i, j;
989         u32 sq_config;
990         u32 sq_gpr_resource_mgmt_1 = 0;
991         u32 sq_gpr_resource_mgmt_2 = 0;
992         u32 sq_thread_resource_mgmt = 0;
993         u32 sq_stack_resource_mgmt_1 = 0;
994         u32 sq_stack_resource_mgmt_2 = 0;
995
996         /* FIXME: implement */
997         switch (rdev->family) {
998         case CHIP_R600:
999                 rdev->config.r600.max_pipes = 4;
1000                 rdev->config.r600.max_tile_pipes = 8;
1001                 rdev->config.r600.max_simds = 4;
1002                 rdev->config.r600.max_backends = 4;
1003                 rdev->config.r600.max_gprs = 256;
1004                 rdev->config.r600.max_threads = 192;
1005                 rdev->config.r600.max_stack_entries = 256;
1006                 rdev->config.r600.max_hw_contexts = 8;
1007                 rdev->config.r600.max_gs_threads = 16;
1008                 rdev->config.r600.sx_max_export_size = 128;
1009                 rdev->config.r600.sx_max_export_pos_size = 16;
1010                 rdev->config.r600.sx_max_export_smx_size = 128;
1011                 rdev->config.r600.sq_num_cf_insts = 2;
1012                 break;
1013         case CHIP_RV630:
1014         case CHIP_RV635:
1015                 rdev->config.r600.max_pipes = 2;
1016                 rdev->config.r600.max_tile_pipes = 2;
1017                 rdev->config.r600.max_simds = 3;
1018                 rdev->config.r600.max_backends = 1;
1019                 rdev->config.r600.max_gprs = 128;
1020                 rdev->config.r600.max_threads = 192;
1021                 rdev->config.r600.max_stack_entries = 128;
1022                 rdev->config.r600.max_hw_contexts = 8;
1023                 rdev->config.r600.max_gs_threads = 4;
1024                 rdev->config.r600.sx_max_export_size = 128;
1025                 rdev->config.r600.sx_max_export_pos_size = 16;
1026                 rdev->config.r600.sx_max_export_smx_size = 128;
1027                 rdev->config.r600.sq_num_cf_insts = 2;
1028                 break;
1029         case CHIP_RV610:
1030         case CHIP_RV620:
1031         case CHIP_RS780:
1032         case CHIP_RS880:
1033                 rdev->config.r600.max_pipes = 1;
1034                 rdev->config.r600.max_tile_pipes = 1;
1035                 rdev->config.r600.max_simds = 2;
1036                 rdev->config.r600.max_backends = 1;
1037                 rdev->config.r600.max_gprs = 128;
1038                 rdev->config.r600.max_threads = 192;
1039                 rdev->config.r600.max_stack_entries = 128;
1040                 rdev->config.r600.max_hw_contexts = 4;
1041                 rdev->config.r600.max_gs_threads = 4;
1042                 rdev->config.r600.sx_max_export_size = 128;
1043                 rdev->config.r600.sx_max_export_pos_size = 16;
1044                 rdev->config.r600.sx_max_export_smx_size = 128;
1045                 rdev->config.r600.sq_num_cf_insts = 1;
1046                 break;
1047         case CHIP_RV670:
1048                 rdev->config.r600.max_pipes = 4;
1049                 rdev->config.r600.max_tile_pipes = 4;
1050                 rdev->config.r600.max_simds = 4;
1051                 rdev->config.r600.max_backends = 4;
1052                 rdev->config.r600.max_gprs = 192;
1053                 rdev->config.r600.max_threads = 192;
1054                 rdev->config.r600.max_stack_entries = 256;
1055                 rdev->config.r600.max_hw_contexts = 8;
1056                 rdev->config.r600.max_gs_threads = 16;
1057                 rdev->config.r600.sx_max_export_size = 128;
1058                 rdev->config.r600.sx_max_export_pos_size = 16;
1059                 rdev->config.r600.sx_max_export_smx_size = 128;
1060                 rdev->config.r600.sq_num_cf_insts = 2;
1061                 break;
1062         default:
1063                 break;
1064         }
1065
1066         /* Initialize HDP */
1067         for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1068                 WREG32((0x2c14 + j), 0x00000000);
1069                 WREG32((0x2c18 + j), 0x00000000);
1070                 WREG32((0x2c1c + j), 0x00000000);
1071                 WREG32((0x2c20 + j), 0x00000000);
1072                 WREG32((0x2c24 + j), 0x00000000);
1073         }
1074
1075         WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1076
1077         /* Setup tiling */
1078         tiling_config = 0;
1079         ramcfg = RREG32(RAMCFG);
1080         switch (rdev->config.r600.max_tile_pipes) {
1081         case 1:
1082                 tiling_config |= PIPE_TILING(0);
1083                 break;
1084         case 2:
1085                 tiling_config |= PIPE_TILING(1);
1086                 break;
1087         case 4:
1088                 tiling_config |= PIPE_TILING(2);
1089                 break;
1090         case 8:
1091                 tiling_config |= PIPE_TILING(3);
1092                 break;
1093         default:
1094                 break;
1095         }
1096         tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
1097         tiling_config |= GROUP_SIZE(0);
1098         tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
1099         if (tmp > 3) {
1100                 tiling_config |= ROW_TILING(3);
1101                 tiling_config |= SAMPLE_SPLIT(3);
1102         } else {
1103                 tiling_config |= ROW_TILING(tmp);
1104                 tiling_config |= SAMPLE_SPLIT(tmp);
1105         }
1106         tiling_config |= BANK_SWAPS(1);
1107         tmp = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
1108                                                 rdev->config.r600.max_backends,
1109                                                 (0xff << rdev->config.r600.max_backends) & 0xff);
1110         tiling_config |= BACKEND_MAP(tmp);
1111         WREG32(GB_TILING_CONFIG, tiling_config);
1112         WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
1113         WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
1114
1115         tmp = BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
1116         WREG32(CC_RB_BACKEND_DISABLE, tmp);
1117
1118         /* Setup pipes */
1119         tmp = INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
1120         tmp |= INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
1121         WREG32(CC_GC_SHADER_PIPE_CONFIG, tmp);
1122         WREG32(GC_USER_SHADER_PIPE_CONFIG, tmp);
1123
1124         tmp = R6XX_MAX_BACKENDS - r600_count_pipe_bits(tmp & INACTIVE_QD_PIPES_MASK);
1125         WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
1126         WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
1127
1128         /* Setup some CP states */
1129         WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
1130         WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
1131
1132         WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
1133                              SYNC_WALKER | SYNC_ALIGNER));
1134         /* Setup various GPU states */
1135         if (rdev->family == CHIP_RV670)
1136                 WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
1137
1138         tmp = RREG32(SX_DEBUG_1);
1139         tmp |= SMX_EVENT_RELEASE;
1140         if ((rdev->family > CHIP_R600))
1141                 tmp |= ENABLE_NEW_SMX_ADDRESS;
1142         WREG32(SX_DEBUG_1, tmp);
1143
1144         if (((rdev->family) == CHIP_R600) ||
1145             ((rdev->family) == CHIP_RV630) ||
1146             ((rdev->family) == CHIP_RV610) ||
1147             ((rdev->family) == CHIP_RV620) ||
1148             ((rdev->family) == CHIP_RS780) ||
1149             ((rdev->family) == CHIP_RS880)) {
1150                 WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
1151         } else {
1152                 WREG32(DB_DEBUG, 0);
1153         }
1154         WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
1155                                DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
1156
1157         WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1158         WREG32(VGT_NUM_INSTANCES, 0);
1159
1160         WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
1161         WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
1162
1163         tmp = RREG32(SQ_MS_FIFO_SIZES);
1164         if (((rdev->family) == CHIP_RV610) ||
1165             ((rdev->family) == CHIP_RV620) ||
1166             ((rdev->family) == CHIP_RS780) ||
1167             ((rdev->family) == CHIP_RS880)) {
1168                 tmp = (CACHE_FIFO_SIZE(0xa) |
1169                        FETCH_FIFO_HIWATER(0xa) |
1170                        DONE_FIFO_HIWATER(0xe0) |
1171                        ALU_UPDATE_FIFO_HIWATER(0x8));
1172         } else if (((rdev->family) == CHIP_R600) ||
1173                    ((rdev->family) == CHIP_RV630)) {
1174                 tmp &= ~DONE_FIFO_HIWATER(0xff);
1175                 tmp |= DONE_FIFO_HIWATER(0x4);
1176         }
1177         WREG32(SQ_MS_FIFO_SIZES, tmp);
1178
1179         /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
1180          * should be adjusted as needed by the 2D/3D drivers.  This just sets default values
1181          */
1182         sq_config = RREG32(SQ_CONFIG);
1183         sq_config &= ~(PS_PRIO(3) |
1184                        VS_PRIO(3) |
1185                        GS_PRIO(3) |
1186                        ES_PRIO(3));
1187         sq_config |= (DX9_CONSTS |
1188                       VC_ENABLE |
1189                       PS_PRIO(0) |
1190                       VS_PRIO(1) |
1191                       GS_PRIO(2) |
1192                       ES_PRIO(3));
1193
1194         if ((rdev->family) == CHIP_R600) {
1195                 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
1196                                           NUM_VS_GPRS(124) |
1197                                           NUM_CLAUSE_TEMP_GPRS(4));
1198                 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
1199                                           NUM_ES_GPRS(0));
1200                 sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
1201                                            NUM_VS_THREADS(48) |
1202                                            NUM_GS_THREADS(4) |
1203                                            NUM_ES_THREADS(4));
1204                 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
1205                                             NUM_VS_STACK_ENTRIES(128));
1206                 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
1207                                             NUM_ES_STACK_ENTRIES(0));
1208         } else if (((rdev->family) == CHIP_RV610) ||
1209                    ((rdev->family) == CHIP_RV620) ||
1210                    ((rdev->family) == CHIP_RS780) ||
1211                    ((rdev->family) == CHIP_RS880)) {
1212                 /* no vertex cache */
1213                 sq_config &= ~VC_ENABLE;
1214
1215                 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1216                                           NUM_VS_GPRS(44) |
1217                                           NUM_CLAUSE_TEMP_GPRS(2));
1218                 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1219                                           NUM_ES_GPRS(17));
1220                 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1221                                            NUM_VS_THREADS(78) |
1222                                            NUM_GS_THREADS(4) |
1223                                            NUM_ES_THREADS(31));
1224                 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1225                                             NUM_VS_STACK_ENTRIES(40));
1226                 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1227                                             NUM_ES_STACK_ENTRIES(16));
1228         } else if (((rdev->family) == CHIP_RV630) ||
1229                    ((rdev->family) == CHIP_RV635)) {
1230                 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1231                                           NUM_VS_GPRS(44) |
1232                                           NUM_CLAUSE_TEMP_GPRS(2));
1233                 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
1234                                           NUM_ES_GPRS(18));
1235                 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1236                                            NUM_VS_THREADS(78) |
1237                                            NUM_GS_THREADS(4) |
1238                                            NUM_ES_THREADS(31));
1239                 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1240                                             NUM_VS_STACK_ENTRIES(40));
1241                 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1242                                             NUM_ES_STACK_ENTRIES(16));
1243         } else if ((rdev->family) == CHIP_RV670) {
1244                 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1245                                           NUM_VS_GPRS(44) |
1246                                           NUM_CLAUSE_TEMP_GPRS(2));
1247                 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1248                                           NUM_ES_GPRS(17));
1249                 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1250                                            NUM_VS_THREADS(78) |
1251                                            NUM_GS_THREADS(4) |
1252                                            NUM_ES_THREADS(31));
1253                 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
1254                                             NUM_VS_STACK_ENTRIES(64));
1255                 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
1256                                             NUM_ES_STACK_ENTRIES(64));
1257         }
1258
1259         WREG32(SQ_CONFIG, sq_config);
1260         WREG32(SQ_GPR_RESOURCE_MGMT_1,  sq_gpr_resource_mgmt_1);
1261         WREG32(SQ_GPR_RESOURCE_MGMT_2,  sq_gpr_resource_mgmt_2);
1262         WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
1263         WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
1264         WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
1265
1266         if (((rdev->family) == CHIP_RV610) ||
1267             ((rdev->family) == CHIP_RV620) ||
1268             ((rdev->family) == CHIP_RS780) ||
1269             ((rdev->family) == CHIP_RS880)) {
1270                 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
1271         } else {
1272                 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
1273         }
1274
1275         /* More default values. 2D/3D driver should adjust as needed */
1276         WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
1277                                          S1_X(0x4) | S1_Y(0xc)));
1278         WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
1279                                          S1_X(0x2) | S1_Y(0x2) |
1280                                          S2_X(0xa) | S2_Y(0x6) |
1281                                          S3_X(0x6) | S3_Y(0xa)));
1282         WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
1283                                              S1_X(0x4) | S1_Y(0xc) |
1284                                              S2_X(0x1) | S2_Y(0x6) |
1285                                              S3_X(0xa) | S3_Y(0xe)));
1286         WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
1287                                              S5_X(0x0) | S5_Y(0x0) |
1288                                              S6_X(0xb) | S6_Y(0x4) |
1289                                              S7_X(0x7) | S7_Y(0x8)));
1290
1291         WREG32(VGT_STRMOUT_EN, 0);
1292         tmp = rdev->config.r600.max_pipes * 16;
1293         switch (rdev->family) {
1294         case CHIP_RV610:
1295         case CHIP_RV620:
1296         case CHIP_RS780:
1297         case CHIP_RS880:
1298                 tmp += 32;
1299                 break;
1300         case CHIP_RV670:
1301                 tmp += 128;
1302                 break;
1303         default:
1304                 break;
1305         }
1306         if (tmp > 256) {
1307                 tmp = 256;
1308         }
1309         WREG32(VGT_ES_PER_GS, 128);
1310         WREG32(VGT_GS_PER_ES, tmp);
1311         WREG32(VGT_GS_PER_VS, 2);
1312         WREG32(VGT_GS_VERTEX_REUSE, 16);
1313
1314         /* more default values. 2D/3D driver should adjust as needed */
1315         WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
1316         WREG32(VGT_STRMOUT_EN, 0);
1317         WREG32(SX_MISC, 0);
1318         WREG32(PA_SC_MODE_CNTL, 0);
1319         WREG32(PA_SC_AA_CONFIG, 0);
1320         WREG32(PA_SC_LINE_STIPPLE, 0);
1321         WREG32(SPI_INPUT_Z, 0);
1322         WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
1323         WREG32(CB_COLOR7_FRAG, 0);
1324
1325         /* Clear render buffer base addresses */
1326         WREG32(CB_COLOR0_BASE, 0);
1327         WREG32(CB_COLOR1_BASE, 0);
1328         WREG32(CB_COLOR2_BASE, 0);
1329         WREG32(CB_COLOR3_BASE, 0);
1330         WREG32(CB_COLOR4_BASE, 0);
1331         WREG32(CB_COLOR5_BASE, 0);
1332         WREG32(CB_COLOR6_BASE, 0);
1333         WREG32(CB_COLOR7_BASE, 0);
1334         WREG32(CB_COLOR7_FRAG, 0);
1335
1336         switch (rdev->family) {
1337         case CHIP_RV610:
1338         case CHIP_RV620:
1339         case CHIP_RS780:
1340         case CHIP_RS880:
1341                 tmp = TC_L2_SIZE(8);
1342                 break;
1343         case CHIP_RV630:
1344         case CHIP_RV635:
1345                 tmp = TC_L2_SIZE(4);
1346                 break;
1347         case CHIP_R600:
1348                 tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
1349                 break;
1350         default:
1351                 tmp = TC_L2_SIZE(0);
1352                 break;
1353         }
1354         WREG32(TC_CNTL, tmp);
1355
1356         tmp = RREG32(HDP_HOST_PATH_CNTL);
1357         WREG32(HDP_HOST_PATH_CNTL, tmp);
1358
1359         tmp = RREG32(ARB_POP);
1360         tmp |= ENABLE_TC128;
1361         WREG32(ARB_POP, tmp);
1362
1363         WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1364         WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
1365                                NUM_CLIP_SEQ(3)));
1366         WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
1367 }
1368
1369
1370 /*
1371  * Indirect registers accessor
1372  */
1373 u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
1374 {
1375         u32 r;
1376
1377         WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1378         (void)RREG32(PCIE_PORT_INDEX);
1379         r = RREG32(PCIE_PORT_DATA);
1380         return r;
1381 }
1382
1383 void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
1384 {
1385         WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1386         (void)RREG32(PCIE_PORT_INDEX);
1387         WREG32(PCIE_PORT_DATA, (v));
1388         (void)RREG32(PCIE_PORT_DATA);
1389 }
1390
1391 /*
1392  * CP & Ring
1393  */
1394 void r600_cp_stop(struct radeon_device *rdev)
1395 {
1396         WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
1397 }
1398
1399 int r600_init_microcode(struct radeon_device *rdev)
1400 {
1401         struct platform_device *pdev;
1402         const char *chip_name;
1403         const char *rlc_chip_name;
1404         size_t pfp_req_size, me_req_size, rlc_req_size;
1405         char fw_name[30];
1406         int err;
1407
1408         DRM_DEBUG("\n");
1409
1410         pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
1411         err = IS_ERR(pdev);
1412         if (err) {
1413                 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
1414                 return -EINVAL;
1415         }
1416
1417         switch (rdev->family) {
1418         case CHIP_R600:
1419                 chip_name = "R600";
1420                 rlc_chip_name = "R600";
1421                 break;
1422         case CHIP_RV610:
1423                 chip_name = "RV610";
1424                 rlc_chip_name = "R600";
1425                 break;
1426         case CHIP_RV630:
1427                 chip_name = "RV630";
1428                 rlc_chip_name = "R600";
1429                 break;
1430         case CHIP_RV620:
1431                 chip_name = "RV620";
1432                 rlc_chip_name = "R600";
1433                 break;
1434         case CHIP_RV635:
1435                 chip_name = "RV635";
1436                 rlc_chip_name = "R600";
1437                 break;
1438         case CHIP_RV670:
1439                 chip_name = "RV670";
1440                 rlc_chip_name = "R600";
1441                 break;
1442         case CHIP_RS780:
1443         case CHIP_RS880:
1444                 chip_name = "RS780";
1445                 rlc_chip_name = "R600";
1446                 break;
1447         case CHIP_RV770:
1448                 chip_name = "RV770";
1449                 rlc_chip_name = "R700";
1450                 break;
1451         case CHIP_RV730:
1452         case CHIP_RV740:
1453                 chip_name = "RV730";
1454                 rlc_chip_name = "R700";
1455                 break;
1456         case CHIP_RV710:
1457                 chip_name = "RV710";
1458                 rlc_chip_name = "R700";
1459                 break;
1460         default: BUG();
1461         }
1462
1463         if (rdev->family >= CHIP_RV770) {
1464                 pfp_req_size = R700_PFP_UCODE_SIZE * 4;
1465                 me_req_size = R700_PM4_UCODE_SIZE * 4;
1466                 rlc_req_size = R700_RLC_UCODE_SIZE * 4;
1467         } else {
1468                 pfp_req_size = PFP_UCODE_SIZE * 4;
1469                 me_req_size = PM4_UCODE_SIZE * 12;
1470                 rlc_req_size = RLC_UCODE_SIZE * 4;
1471         }
1472
1473         DRM_INFO("Loading %s Microcode\n", chip_name);
1474
1475         snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
1476         err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
1477         if (err)
1478                 goto out;
1479         if (rdev->pfp_fw->size != pfp_req_size) {
1480                 printk(KERN_ERR
1481                        "r600_cp: Bogus length %zu in firmware \"%s\"\n",
1482                        rdev->pfp_fw->size, fw_name);
1483                 err = -EINVAL;
1484                 goto out;
1485         }
1486
1487         snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
1488         err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
1489         if (err)
1490                 goto out;
1491         if (rdev->me_fw->size != me_req_size) {
1492                 printk(KERN_ERR
1493                        "r600_cp: Bogus length %zu in firmware \"%s\"\n",
1494                        rdev->me_fw->size, fw_name);
1495                 err = -EINVAL;
1496         }
1497
1498         snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
1499         err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
1500         if (err)
1501                 goto out;
1502         if (rdev->rlc_fw->size != rlc_req_size) {
1503                 printk(KERN_ERR
1504                        "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
1505                        rdev->rlc_fw->size, fw_name);
1506                 err = -EINVAL;
1507         }
1508
1509 out:
1510         platform_device_unregister(pdev);
1511
1512         if (err) {
1513                 if (err != -EINVAL)
1514                         printk(KERN_ERR
1515                                "r600_cp: Failed to load firmware \"%s\"\n",
1516                                fw_name);
1517                 release_firmware(rdev->pfp_fw);
1518                 rdev->pfp_fw = NULL;
1519                 release_firmware(rdev->me_fw);
1520                 rdev->me_fw = NULL;
1521                 release_firmware(rdev->rlc_fw);
1522                 rdev->rlc_fw = NULL;
1523         }
1524         return err;
1525 }
1526
1527 static int r600_cp_load_microcode(struct radeon_device *rdev)
1528 {
1529         const __be32 *fw_data;
1530         int i;
1531
1532         if (!rdev->me_fw || !rdev->pfp_fw)
1533                 return -EINVAL;
1534
1535         r600_cp_stop(rdev);
1536
1537         WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
1538
1539         /* Reset cp */
1540         WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
1541         RREG32(GRBM_SOFT_RESET);
1542         mdelay(15);
1543         WREG32(GRBM_SOFT_RESET, 0);
1544
1545         WREG32(CP_ME_RAM_WADDR, 0);
1546
1547         fw_data = (const __be32 *)rdev->me_fw->data;
1548         WREG32(CP_ME_RAM_WADDR, 0);
1549         for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
1550                 WREG32(CP_ME_RAM_DATA,
1551                        be32_to_cpup(fw_data++));
1552
1553         fw_data = (const __be32 *)rdev->pfp_fw->data;
1554         WREG32(CP_PFP_UCODE_ADDR, 0);
1555         for (i = 0; i < PFP_UCODE_SIZE; i++)
1556                 WREG32(CP_PFP_UCODE_DATA,
1557                        be32_to_cpup(fw_data++));
1558
1559         WREG32(CP_PFP_UCODE_ADDR, 0);
1560         WREG32(CP_ME_RAM_WADDR, 0);
1561         WREG32(CP_ME_RAM_RADDR, 0);
1562         return 0;
1563 }
1564
1565 int r600_cp_start(struct radeon_device *rdev)
1566 {
1567         int r;
1568         uint32_t cp_me;
1569
1570         r = radeon_ring_lock(rdev, 7);
1571         if (r) {
1572                 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1573                 return r;
1574         }
1575         radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
1576         radeon_ring_write(rdev, 0x1);
1577         if (rdev->family < CHIP_RV770) {
1578                 radeon_ring_write(rdev, 0x3);
1579                 radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
1580         } else {
1581                 radeon_ring_write(rdev, 0x0);
1582                 radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
1583         }
1584         radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
1585         radeon_ring_write(rdev, 0);
1586         radeon_ring_write(rdev, 0);
1587         radeon_ring_unlock_commit(rdev);
1588
1589         cp_me = 0xff;
1590         WREG32(R_0086D8_CP_ME_CNTL, cp_me);
1591         return 0;
1592 }
1593
1594 int r600_cp_resume(struct radeon_device *rdev)
1595 {
1596         u32 tmp;
1597         u32 rb_bufsz;
1598         int r;
1599
1600         /* Reset cp */
1601         WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
1602         RREG32(GRBM_SOFT_RESET);
1603         mdelay(15);
1604         WREG32(GRBM_SOFT_RESET, 0);
1605
1606         /* Set ring buffer size */
1607         rb_bufsz = drm_order(rdev->cp.ring_size / 8);
1608         tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
1609 #ifdef __BIG_ENDIAN
1610         tmp |= BUF_SWAP_32BIT;
1611 #endif
1612         WREG32(CP_RB_CNTL, tmp);
1613         WREG32(CP_SEM_WAIT_TIMER, 0x4);
1614
1615         /* Set the write pointer delay */
1616         WREG32(CP_RB_WPTR_DELAY, 0);
1617
1618         /* Initialize the ring buffer's read and write pointers */
1619         WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
1620         WREG32(CP_RB_RPTR_WR, 0);
1621         WREG32(CP_RB_WPTR, 0);
1622         WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
1623         WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
1624         mdelay(1);
1625         WREG32(CP_RB_CNTL, tmp);
1626
1627         WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
1628         WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
1629
1630         rdev->cp.rptr = RREG32(CP_RB_RPTR);
1631         rdev->cp.wptr = RREG32(CP_RB_WPTR);
1632
1633         r600_cp_start(rdev);
1634         rdev->cp.ready = true;
1635         r = radeon_ring_test(rdev);
1636         if (r) {
1637                 rdev->cp.ready = false;
1638                 return r;
1639         }
1640         return 0;
1641 }
1642
1643 void r600_cp_commit(struct radeon_device *rdev)
1644 {
1645         WREG32(CP_RB_WPTR, rdev->cp.wptr);
1646         (void)RREG32(CP_RB_WPTR);
1647 }
1648
1649 void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
1650 {
1651         u32 rb_bufsz;
1652
1653         /* Align ring size */
1654         rb_bufsz = drm_order(ring_size / 8);
1655         ring_size = (1 << (rb_bufsz + 1)) * 4;
1656         rdev->cp.ring_size = ring_size;
1657         rdev->cp.align_mask = 16 - 1;
1658 }
1659
1660
1661 /*
1662  * GPU scratch registers helpers function.
1663  */
1664 void r600_scratch_init(struct radeon_device *rdev)
1665 {
1666         int i;
1667
1668         rdev->scratch.num_reg = 7;
1669         for (i = 0; i < rdev->scratch.num_reg; i++) {
1670                 rdev->scratch.free[i] = true;
1671                 rdev->scratch.reg[i] = SCRATCH_REG0 + (i * 4);
1672         }
1673 }
1674
1675 int r600_ring_test(struct radeon_device *rdev)
1676 {
1677         uint32_t scratch;
1678         uint32_t tmp = 0;
1679         unsigned i;
1680         int r;
1681
1682         r = radeon_scratch_get(rdev, &scratch);
1683         if (r) {
1684                 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
1685                 return r;
1686         }
1687         WREG32(scratch, 0xCAFEDEAD);
1688         r = radeon_ring_lock(rdev, 3);
1689         if (r) {
1690                 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1691                 radeon_scratch_free(rdev, scratch);
1692                 return r;
1693         }
1694         radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
1695         radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
1696         radeon_ring_write(rdev, 0xDEADBEEF);
1697         radeon_ring_unlock_commit(rdev);
1698         for (i = 0; i < rdev->usec_timeout; i++) {
1699                 tmp = RREG32(scratch);
1700                 if (tmp == 0xDEADBEEF)
1701                         break;
1702                 DRM_UDELAY(1);
1703         }
1704         if (i < rdev->usec_timeout) {
1705                 DRM_INFO("ring test succeeded in %d usecs\n", i);
1706         } else {
1707                 DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
1708                           scratch, tmp);
1709                 r = -EINVAL;
1710         }
1711         radeon_scratch_free(rdev, scratch);
1712         return r;
1713 }
1714
1715 void r600_wb_disable(struct radeon_device *rdev)
1716 {
1717         int r;
1718
1719         WREG32(SCRATCH_UMSK, 0);
1720         if (rdev->wb.wb_obj) {
1721                 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
1722                 if (unlikely(r != 0))
1723                         return;
1724                 radeon_bo_kunmap(rdev->wb.wb_obj);
1725                 radeon_bo_unpin(rdev->wb.wb_obj);
1726                 radeon_bo_unreserve(rdev->wb.wb_obj);
1727         }
1728 }
1729
1730 void r600_wb_fini(struct radeon_device *rdev)
1731 {
1732         r600_wb_disable(rdev);
1733         if (rdev->wb.wb_obj) {
1734                 radeon_bo_unref(&rdev->wb.wb_obj);
1735                 rdev->wb.wb = NULL;
1736                 rdev->wb.wb_obj = NULL;
1737         }
1738 }
1739
1740 int r600_wb_enable(struct radeon_device *rdev)
1741 {
1742         int r;
1743
1744         if (rdev->wb.wb_obj == NULL) {
1745                 r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
1746                                 RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
1747                 if (r) {
1748                         dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
1749                         return r;
1750                 }
1751                 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
1752                 if (unlikely(r != 0)) {
1753                         r600_wb_fini(rdev);
1754                         return r;
1755                 }
1756                 r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
1757                                 &rdev->wb.gpu_addr);
1758                 if (r) {
1759                         radeon_bo_unreserve(rdev->wb.wb_obj);
1760                         dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
1761                         r600_wb_fini(rdev);
1762                         return r;
1763                 }
1764                 r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
1765                 radeon_bo_unreserve(rdev->wb.wb_obj);
1766                 if (r) {
1767                         dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
1768                         r600_wb_fini(rdev);
1769                         return r;
1770                 }
1771         }
1772         WREG32(SCRATCH_ADDR, (rdev->wb.gpu_addr >> 8) & 0xFFFFFFFF);
1773         WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + 1024) & 0xFFFFFFFC);
1774         WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + 1024) & 0xFF);
1775         WREG32(SCRATCH_UMSK, 0xff);
1776         return 0;
1777 }
1778
1779 void r600_fence_ring_emit(struct radeon_device *rdev,
1780                           struct radeon_fence *fence)
1781 {
1782         /* Also consider EVENT_WRITE_EOP.  it handles the interrupts + timestamps + events */
1783         /* Emit fence sequence & fire IRQ */
1784         radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
1785         radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
1786         radeon_ring_write(rdev, fence->seq);
1787         radeon_ring_write(rdev, PACKET0(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0));
1788         radeon_ring_write(rdev, 1);
1789         /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
1790         radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
1791         radeon_ring_write(rdev, RB_INT_STAT);
1792 }
1793
1794 int r600_copy_dma(struct radeon_device *rdev,
1795                   uint64_t src_offset,
1796                   uint64_t dst_offset,
1797                   unsigned num_pages,
1798                   struct radeon_fence *fence)
1799 {
1800         /* FIXME: implement */
1801         return 0;
1802 }
1803
1804 int r600_copy_blit(struct radeon_device *rdev,
1805                    uint64_t src_offset, uint64_t dst_offset,
1806                    unsigned num_pages, struct radeon_fence *fence)
1807 {
1808         r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
1809         r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
1810         r600_blit_done_copy(rdev, fence);
1811         return 0;
1812 }
1813
1814 int r600_set_surface_reg(struct radeon_device *rdev, int reg,
1815                          uint32_t tiling_flags, uint32_t pitch,
1816                          uint32_t offset, uint32_t obj_size)
1817 {
1818         /* FIXME: implement */
1819         return 0;
1820 }
1821
1822 void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
1823 {
1824         /* FIXME: implement */
1825 }
1826
1827
1828 bool r600_card_posted(struct radeon_device *rdev)
1829 {
1830         uint32_t reg;
1831
1832         /* first check CRTCs */
1833         reg = RREG32(D1CRTC_CONTROL) |
1834                 RREG32(D2CRTC_CONTROL);
1835         if (reg & CRTC_EN)
1836                 return true;
1837
1838         /* then check MEM_SIZE, in case the crtcs are off */
1839         if (RREG32(CONFIG_MEMSIZE))
1840                 return true;
1841
1842         return false;
1843 }
1844
1845 int r600_startup(struct radeon_device *rdev)
1846 {
1847         int r;
1848
1849         if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
1850                 r = r600_init_microcode(rdev);
1851                 if (r) {
1852                         DRM_ERROR("Failed to load firmware!\n");
1853                         return r;
1854                 }
1855         }
1856
1857         r600_mc_program(rdev);
1858         if (rdev->flags & RADEON_IS_AGP) {
1859                 r600_agp_enable(rdev);
1860         } else {
1861                 r = r600_pcie_gart_enable(rdev);
1862                 if (r)
1863                         return r;
1864         }
1865         r600_gpu_init(rdev);
1866
1867         if (!rdev->r600_blit.shader_obj) {
1868                 r = r600_blit_init(rdev);
1869                 if (r) {
1870                         DRM_ERROR("radeon: failed blitter (%d).\n", r);
1871                         return r;
1872                 }
1873         }
1874
1875         r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
1876         if (unlikely(r != 0))
1877                 return r;
1878         r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
1879                         &rdev->r600_blit.shader_gpu_addr);
1880         radeon_bo_unreserve(rdev->r600_blit.shader_obj);
1881         if (r) {
1882                 dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
1883                 return r;
1884         }
1885
1886         /* Enable IRQ */
1887         r = r600_irq_init(rdev);
1888         if (r) {
1889                 DRM_ERROR("radeon: IH init failed (%d).\n", r);
1890                 radeon_irq_kms_fini(rdev);
1891                 return r;
1892         }
1893         r600_irq_set(rdev);
1894
1895         r = radeon_ring_init(rdev, rdev->cp.ring_size);
1896         if (r)
1897                 return r;
1898         r = r600_cp_load_microcode(rdev);
1899         if (r)
1900                 return r;
1901         r = r600_cp_resume(rdev);
1902         if (r)
1903                 return r;
1904         /* write back buffer are not vital so don't worry about failure */
1905         r600_wb_enable(rdev);
1906         return 0;
1907 }
1908
1909 void r600_vga_set_state(struct radeon_device *rdev, bool state)
1910 {
1911         uint32_t temp;
1912
1913         temp = RREG32(CONFIG_CNTL);
1914         if (state == false) {
1915                 temp &= ~(1<<0);
1916                 temp |= (1<<1);
1917         } else {
1918                 temp &= ~(1<<1);
1919         }
1920         WREG32(CONFIG_CNTL, temp);
1921 }
1922
1923 int r600_resume(struct radeon_device *rdev)
1924 {
1925         int r;
1926
1927         /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
1928          * posting will perform necessary task to bring back GPU into good
1929          * shape.
1930          */
1931         /* post card */
1932         atom_asic_init(rdev->mode_info.atom_context);
1933         /* Initialize clocks */
1934         r = radeon_clocks_init(rdev);
1935         if (r) {
1936                 return r;
1937         }
1938
1939         r = r600_startup(rdev);
1940         if (r) {
1941                 DRM_ERROR("r600 startup failed on resume\n");
1942                 return r;
1943         }
1944
1945         r = r600_ib_test(rdev);
1946         if (r) {
1947                 DRM_ERROR("radeon: failled testing IB (%d).\n", r);
1948                 return r;
1949         }
1950         return r;
1951 }
1952
1953 int r600_suspend(struct radeon_device *rdev)
1954 {
1955         int r;
1956
1957         /* FIXME: we should wait for ring to be empty */
1958         r600_cp_stop(rdev);
1959         rdev->cp.ready = false;
1960         r600_wb_disable(rdev);
1961         r600_pcie_gart_disable(rdev);
1962         /* unpin shaders bo */
1963         r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
1964         if (unlikely(r != 0))
1965                 return r;
1966         radeon_bo_unpin(rdev->r600_blit.shader_obj);
1967         radeon_bo_unreserve(rdev->r600_blit.shader_obj);
1968         return 0;
1969 }
1970
1971 /* Plan is to move initialization in that function and use
1972  * helper function so that radeon_device_init pretty much
1973  * do nothing more than calling asic specific function. This
1974  * should also allow to remove a bunch of callback function
1975  * like vram_info.
1976  */
1977 int r600_init(struct radeon_device *rdev)
1978 {
1979         int r;
1980
1981         r = radeon_dummy_page_init(rdev);
1982         if (r)
1983                 return r;
1984         if (r600_debugfs_mc_info_init(rdev)) {
1985                 DRM_ERROR("Failed to register debugfs file for mc !\n");
1986         }
1987         /* This don't do much */
1988         r = radeon_gem_init(rdev);
1989         if (r)
1990                 return r;
1991         /* Read BIOS */
1992         if (!radeon_get_bios(rdev)) {
1993                 if (ASIC_IS_AVIVO(rdev))
1994                         return -EINVAL;
1995         }
1996         /* Must be an ATOMBIOS */
1997         if (!rdev->is_atom_bios) {
1998                 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
1999                 return -EINVAL;
2000         }
2001         r = radeon_atombios_init(rdev);
2002         if (r)
2003                 return r;
2004         /* Post card if necessary */
2005         if (!r600_card_posted(rdev)) {
2006                 if (!rdev->bios) {
2007                         dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
2008                         return -EINVAL;
2009                 }
2010                 DRM_INFO("GPU not posted. posting now...\n");
2011                 atom_asic_init(rdev->mode_info.atom_context);
2012         }
2013         /* Initialize scratch registers */
2014         r600_scratch_init(rdev);
2015         /* Initialize surface registers */
2016         radeon_surface_init(rdev);
2017         /* Initialize clocks */
2018         radeon_get_clock_info(rdev->ddev);
2019         r = radeon_clocks_init(rdev);
2020         if (r)
2021                 return r;
2022         /* Initialize power management */
2023         radeon_pm_init(rdev);
2024         /* Fence driver */
2025         r = radeon_fence_driver_init(rdev);
2026         if (r)
2027                 return r;
2028         r = r600_mc_init(rdev);
2029         if (r)
2030                 return r;
2031         /* Memory manager */
2032         r = radeon_bo_init(rdev);
2033         if (r)
2034                 return r;
2035
2036         r = radeon_irq_kms_init(rdev);
2037         if (r)
2038                 return r;
2039
2040         rdev->cp.ring_obj = NULL;
2041         r600_ring_init(rdev, 1024 * 1024);
2042
2043         rdev->ih.ring_obj = NULL;
2044         r600_ih_ring_init(rdev, 64 * 1024);
2045
2046         r = r600_pcie_gart_init(rdev);
2047         if (r)
2048                 return r;
2049
2050         rdev->accel_working = true;
2051         r = r600_startup(rdev);
2052         if (r) {
2053                 r600_suspend(rdev);
2054                 r600_wb_fini(rdev);
2055                 radeon_ring_fini(rdev);
2056                 r600_pcie_gart_fini(rdev);
2057                 rdev->accel_working = false;
2058         }
2059         if (rdev->accel_working) {
2060                 r = radeon_ib_pool_init(rdev);
2061                 if (r) {
2062                         DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
2063                         rdev->accel_working = false;
2064                 }
2065                 r = r600_ib_test(rdev);
2066                 if (r) {
2067                         DRM_ERROR("radeon: failed testing IB (%d).\n", r);
2068                         rdev->accel_working = false;
2069                 }
2070         }
2071
2072         r = r600_audio_init(rdev);
2073         if (r)
2074                 return r; /* TODO error handling */
2075         return 0;
2076 }
2077
2078 void r600_fini(struct radeon_device *rdev)
2079 {
2080         /* Suspend operations */
2081         r600_suspend(rdev);
2082
2083         r600_audio_fini(rdev);
2084         r600_blit_fini(rdev);
2085         r600_irq_fini(rdev);
2086         radeon_irq_kms_fini(rdev);
2087         radeon_ring_fini(rdev);
2088         r600_wb_fini(rdev);
2089         r600_pcie_gart_fini(rdev);
2090         radeon_gem_fini(rdev);
2091         radeon_fence_driver_fini(rdev);
2092         radeon_clocks_fini(rdev);
2093         if (rdev->flags & RADEON_IS_AGP)
2094                 radeon_agp_fini(rdev);
2095         radeon_bo_fini(rdev);
2096         radeon_atombios_fini(rdev);
2097         kfree(rdev->bios);
2098         rdev->bios = NULL;
2099         radeon_dummy_page_fini(rdev);
2100 }
2101
2102
2103 /*
2104  * CS stuff
2105  */
2106 void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
2107 {
2108         /* FIXME: implement */
2109         radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
2110         radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
2111         radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
2112         radeon_ring_write(rdev, ib->length_dw);
2113 }
2114
2115 int r600_ib_test(struct radeon_device *rdev)
2116 {
2117         struct radeon_ib *ib;
2118         uint32_t scratch;
2119         uint32_t tmp = 0;
2120         unsigned i;
2121         int r;
2122
2123         r = radeon_scratch_get(rdev, &scratch);
2124         if (r) {
2125                 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
2126                 return r;
2127         }
2128         WREG32(scratch, 0xCAFEDEAD);
2129         r = radeon_ib_get(rdev, &ib);
2130         if (r) {
2131                 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
2132                 return r;
2133         }
2134         ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
2135         ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2136         ib->ptr[2] = 0xDEADBEEF;
2137         ib->ptr[3] = PACKET2(0);
2138         ib->ptr[4] = PACKET2(0);
2139         ib->ptr[5] = PACKET2(0);
2140         ib->ptr[6] = PACKET2(0);
2141         ib->ptr[7] = PACKET2(0);
2142         ib->ptr[8] = PACKET2(0);
2143         ib->ptr[9] = PACKET2(0);
2144         ib->ptr[10] = PACKET2(0);
2145         ib->ptr[11] = PACKET2(0);
2146         ib->ptr[12] = PACKET2(0);
2147         ib->ptr[13] = PACKET2(0);
2148         ib->ptr[14] = PACKET2(0);
2149         ib->ptr[15] = PACKET2(0);
2150         ib->length_dw = 16;
2151         r = radeon_ib_schedule(rdev, ib);
2152         if (r) {
2153                 radeon_scratch_free(rdev, scratch);
2154                 radeon_ib_free(rdev, &ib);
2155                 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
2156                 return r;
2157         }
2158         r = radeon_fence_wait(ib->fence, false);
2159         if (r) {
2160                 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
2161                 return r;
2162         }
2163         for (i = 0; i < rdev->usec_timeout; i++) {
2164                 tmp = RREG32(scratch);
2165                 if (tmp == 0xDEADBEEF)
2166                         break;
2167                 DRM_UDELAY(1);
2168         }
2169         if (i < rdev->usec_timeout) {
2170                 DRM_INFO("ib test succeeded in %u usecs\n", i);
2171         } else {
2172                 DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
2173                           scratch, tmp);
2174                 r = -EINVAL;
2175         }
2176         radeon_scratch_free(rdev, scratch);
2177         radeon_ib_free(rdev, &ib);
2178         return r;
2179 }
2180
2181 /*
2182  * Interrupts
2183  *
2184  * Interrupts use a ring buffer on r6xx/r7xx hardware.  It works pretty
2185  * the same as the CP ring buffer, but in reverse.  Rather than the CPU
2186  * writing to the ring and the GPU consuming, the GPU writes to the ring
2187  * and host consumes.  As the host irq handler processes interrupts, it
2188  * increments the rptr.  When the rptr catches up with the wptr, all the
2189  * current interrupts have been processed.
2190  */
2191
2192 void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
2193 {
2194         u32 rb_bufsz;
2195
2196         /* Align ring size */
2197         rb_bufsz = drm_order(ring_size / 4);
2198         ring_size = (1 << rb_bufsz) * 4;
2199         rdev->ih.ring_size = ring_size;
2200         rdev->ih.align_mask = 4 - 1;
2201 }
2202
2203 static int r600_ih_ring_alloc(struct radeon_device *rdev, unsigned ring_size)
2204 {
2205         int r;
2206
2207         rdev->ih.ring_size = ring_size;
2208         /* Allocate ring buffer */
2209         if (rdev->ih.ring_obj == NULL) {
2210                 r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
2211                                      true,
2212                                      RADEON_GEM_DOMAIN_GTT,
2213                                      &rdev->ih.ring_obj);
2214                 if (r) {
2215                         DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
2216                         return r;
2217                 }
2218                 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
2219                 if (unlikely(r != 0))
2220                         return r;
2221                 r = radeon_bo_pin(rdev->ih.ring_obj,
2222                                   RADEON_GEM_DOMAIN_GTT,
2223                                   &rdev->ih.gpu_addr);
2224                 if (r) {
2225                         radeon_bo_unreserve(rdev->ih.ring_obj);
2226                         DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
2227                         return r;
2228                 }
2229                 r = radeon_bo_kmap(rdev->ih.ring_obj,
2230                                    (void **)&rdev->ih.ring);
2231                 radeon_bo_unreserve(rdev->ih.ring_obj);
2232                 if (r) {
2233                         DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
2234                         return r;
2235                 }
2236         }
2237         rdev->ih.ptr_mask = (rdev->cp.ring_size / 4) - 1;
2238         rdev->ih.rptr = 0;
2239
2240         return 0;
2241 }
2242
2243 static void r600_ih_ring_fini(struct radeon_device *rdev)
2244 {
2245         int r;
2246         if (rdev->ih.ring_obj) {
2247                 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
2248                 if (likely(r == 0)) {
2249                         radeon_bo_kunmap(rdev->ih.ring_obj);
2250                         radeon_bo_unpin(rdev->ih.ring_obj);
2251                         radeon_bo_unreserve(rdev->ih.ring_obj);
2252                 }
2253                 radeon_bo_unref(&rdev->ih.ring_obj);
2254                 rdev->ih.ring = NULL;
2255                 rdev->ih.ring_obj = NULL;
2256         }
2257 }
2258
2259 static void r600_rlc_stop(struct radeon_device *rdev)
2260 {
2261
2262         if (rdev->family >= CHIP_RV770) {
2263                 /* r7xx asics need to soft reset RLC before halting */
2264                 WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
2265                 RREG32(SRBM_SOFT_RESET);
2266                 udelay(15000);
2267                 WREG32(SRBM_SOFT_RESET, 0);
2268                 RREG32(SRBM_SOFT_RESET);
2269         }
2270
2271         WREG32(RLC_CNTL, 0);
2272 }
2273
2274 static void r600_rlc_start(struct radeon_device *rdev)
2275 {
2276         WREG32(RLC_CNTL, RLC_ENABLE);
2277 }
2278
2279 static int r600_rlc_init(struct radeon_device *rdev)
2280 {
2281         u32 i;
2282         const __be32 *fw_data;
2283
2284         if (!rdev->rlc_fw)
2285                 return -EINVAL;
2286
2287         r600_rlc_stop(rdev);
2288
2289         WREG32(RLC_HB_BASE, 0);
2290         WREG32(RLC_HB_CNTL, 0);
2291         WREG32(RLC_HB_RPTR, 0);
2292         WREG32(RLC_HB_WPTR, 0);
2293         WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
2294         WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
2295         WREG32(RLC_MC_CNTL, 0);
2296         WREG32(RLC_UCODE_CNTL, 0);
2297
2298         fw_data = (const __be32 *)rdev->rlc_fw->data;
2299         if (rdev->family >= CHIP_RV770) {
2300                 for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
2301                         WREG32(RLC_UCODE_ADDR, i);
2302                         WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2303                 }
2304         } else {
2305                 for (i = 0; i < RLC_UCODE_SIZE; i++) {
2306                         WREG32(RLC_UCODE_ADDR, i);
2307                         WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2308                 }
2309         }
2310         WREG32(RLC_UCODE_ADDR, 0);
2311
2312         r600_rlc_start(rdev);
2313
2314         return 0;
2315 }
2316
2317 static void r600_enable_interrupts(struct radeon_device *rdev)
2318 {
2319         u32 ih_cntl = RREG32(IH_CNTL);
2320         u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
2321
2322         ih_cntl |= ENABLE_INTR;
2323         ih_rb_cntl |= IH_RB_ENABLE;
2324         WREG32(IH_CNTL, ih_cntl);
2325         WREG32(IH_RB_CNTL, ih_rb_cntl);
2326         rdev->ih.enabled = true;
2327 }
2328
2329 static void r600_disable_interrupts(struct radeon_device *rdev)
2330 {
2331         u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
2332         u32 ih_cntl = RREG32(IH_CNTL);
2333
2334         ih_rb_cntl &= ~IH_RB_ENABLE;
2335         ih_cntl &= ~ENABLE_INTR;
2336         WREG32(IH_RB_CNTL, ih_rb_cntl);
2337         WREG32(IH_CNTL, ih_cntl);
2338         /* set rptr, wptr to 0 */
2339         WREG32(IH_RB_RPTR, 0);
2340         WREG32(IH_RB_WPTR, 0);
2341         rdev->ih.enabled = false;
2342         rdev->ih.wptr = 0;
2343         rdev->ih.rptr = 0;
2344 }
2345
2346 static void r600_disable_interrupt_state(struct radeon_device *rdev)
2347 {
2348         u32 tmp;
2349
2350         WREG32(CP_INT_CNTL, 0);
2351         WREG32(GRBM_INT_CNTL, 0);
2352         WREG32(DxMODE_INT_MASK, 0);
2353         if (ASIC_IS_DCE3(rdev)) {
2354                 WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
2355                 WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
2356                 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2357                 WREG32(DC_HPD1_INT_CONTROL, tmp);
2358                 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2359                 WREG32(DC_HPD2_INT_CONTROL, tmp);
2360                 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2361                 WREG32(DC_HPD3_INT_CONTROL, tmp);
2362                 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2363                 WREG32(DC_HPD4_INT_CONTROL, tmp);
2364                 if (ASIC_IS_DCE32(rdev)) {
2365                         tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2366                         WREG32(DC_HPD5_INT_CONTROL, 0);
2367                         tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2368                         WREG32(DC_HPD6_INT_CONTROL, 0);
2369                 }
2370         } else {
2371                 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
2372                 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
2373                 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
2374                 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, 0);
2375                 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
2376                 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, 0);
2377                 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
2378                 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, 0);
2379         }
2380 }
2381
2382 int r600_irq_init(struct radeon_device *rdev)
2383 {
2384         int ret = 0;
2385         int rb_bufsz;
2386         u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
2387
2388         /* allocate ring */
2389         ret = r600_ih_ring_alloc(rdev, rdev->ih.ring_size);
2390         if (ret)
2391                 return ret;
2392
2393         /* disable irqs */
2394         r600_disable_interrupts(rdev);
2395
2396         /* init rlc */
2397         ret = r600_rlc_init(rdev);
2398         if (ret) {
2399                 r600_ih_ring_fini(rdev);
2400                 return ret;
2401         }
2402
2403         /* setup interrupt control */
2404         /* set dummy read address to ring address */
2405         WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
2406         interrupt_cntl = RREG32(INTERRUPT_CNTL);
2407         /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
2408          * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
2409          */
2410         interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
2411         /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
2412         interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
2413         WREG32(INTERRUPT_CNTL, interrupt_cntl);
2414
2415         WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
2416         rb_bufsz = drm_order(rdev->ih.ring_size / 4);
2417
2418         ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
2419                       IH_WPTR_OVERFLOW_CLEAR |
2420                       (rb_bufsz << 1));
2421         /* WPTR writeback, not yet */
2422         /*ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;*/
2423         WREG32(IH_RB_WPTR_ADDR_LO, 0);
2424         WREG32(IH_RB_WPTR_ADDR_HI, 0);
2425
2426         WREG32(IH_RB_CNTL, ih_rb_cntl);
2427
2428         /* set rptr, wptr to 0 */
2429         WREG32(IH_RB_RPTR, 0);
2430         WREG32(IH_RB_WPTR, 0);
2431
2432         /* Default settings for IH_CNTL (disabled at first) */
2433         ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
2434         /* RPTR_REARM only works if msi's are enabled */
2435         if (rdev->msi_enabled)
2436                 ih_cntl |= RPTR_REARM;
2437
2438 #ifdef __BIG_ENDIAN
2439         ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
2440 #endif
2441         WREG32(IH_CNTL, ih_cntl);
2442
2443         /* force the active interrupt state to all disabled */
2444         r600_disable_interrupt_state(rdev);
2445
2446         /* enable irqs */
2447         r600_enable_interrupts(rdev);
2448
2449         return ret;
2450 }
2451
2452 void r600_irq_fini(struct radeon_device *rdev)
2453 {
2454         r600_disable_interrupts(rdev);
2455         r600_rlc_stop(rdev);
2456         r600_ih_ring_fini(rdev);
2457 }
2458
2459 int r600_irq_set(struct radeon_device *rdev)
2460 {
2461         u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
2462         u32 mode_int = 0;
2463         u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
2464
2465         /* don't enable anything if the ih is disabled */
2466         if (!rdev->ih.enabled)
2467                 return 0;
2468
2469         if (ASIC_IS_DCE3(rdev)) {
2470                 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
2471                 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
2472                 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
2473                 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
2474                 if (ASIC_IS_DCE32(rdev)) {
2475                         hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
2476                         hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
2477                 }
2478         } else {
2479                 hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
2480                 hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
2481                 hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
2482         }
2483
2484         if (rdev->irq.sw_int) {
2485                 DRM_DEBUG("r600_irq_set: sw int\n");
2486                 cp_int_cntl |= RB_INT_ENABLE;
2487         }
2488         if (rdev->irq.crtc_vblank_int[0]) {
2489                 DRM_DEBUG("r600_irq_set: vblank 0\n");
2490                 mode_int |= D1MODE_VBLANK_INT_MASK;
2491         }
2492         if (rdev->irq.crtc_vblank_int[1]) {
2493                 DRM_DEBUG("r600_irq_set: vblank 1\n");
2494                 mode_int |= D2MODE_VBLANK_INT_MASK;
2495         }
2496         if (rdev->irq.hpd[0]) {
2497                 DRM_DEBUG("r600_irq_set: hpd 1\n");
2498                 hpd1 |= DC_HPDx_INT_EN;
2499         }
2500         if (rdev->irq.hpd[1]) {
2501                 DRM_DEBUG("r600_irq_set: hpd 2\n");
2502                 hpd2 |= DC_HPDx_INT_EN;
2503         }
2504         if (rdev->irq.hpd[2]) {
2505                 DRM_DEBUG("r600_irq_set: hpd 3\n");
2506                 hpd3 |= DC_HPDx_INT_EN;
2507         }
2508         if (rdev->irq.hpd[3]) {
2509                 DRM_DEBUG("r600_irq_set: hpd 4\n");
2510                 hpd4 |= DC_HPDx_INT_EN;
2511         }
2512         if (rdev->irq.hpd[4]) {
2513                 DRM_DEBUG("r600_irq_set: hpd 5\n");
2514                 hpd5 |= DC_HPDx_INT_EN;
2515         }
2516         if (rdev->irq.hpd[5]) {
2517                 DRM_DEBUG("r600_irq_set: hpd 6\n");
2518                 hpd6 |= DC_HPDx_INT_EN;
2519         }
2520
2521         WREG32(CP_INT_CNTL, cp_int_cntl);
2522         WREG32(DxMODE_INT_MASK, mode_int);
2523         if (ASIC_IS_DCE3(rdev)) {
2524                 WREG32(DC_HPD1_INT_CONTROL, hpd1);
2525                 WREG32(DC_HPD2_INT_CONTROL, hpd2);
2526                 WREG32(DC_HPD3_INT_CONTROL, hpd3);
2527                 WREG32(DC_HPD4_INT_CONTROL, hpd4);
2528                 if (ASIC_IS_DCE32(rdev)) {
2529                         WREG32(DC_HPD5_INT_CONTROL, hpd5);
2530                         WREG32(DC_HPD6_INT_CONTROL, hpd6);
2531                 }
2532         } else {
2533                 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
2534                 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
2535                 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
2536         }
2537
2538         return 0;
2539 }
2540
2541 static inline void r600_irq_ack(struct radeon_device *rdev,
2542                                 u32 *disp_int,
2543                                 u32 *disp_int_cont,
2544                                 u32 *disp_int_cont2)
2545 {
2546         u32 tmp;
2547
2548         if (ASIC_IS_DCE3(rdev)) {
2549                 *disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
2550                 *disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
2551                 *disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
2552         } else {
2553                 *disp_int = RREG32(DISP_INTERRUPT_STATUS);
2554                 *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
2555                 *disp_int_cont2 = 0;
2556         }
2557
2558         if (*disp_int & LB_D1_VBLANK_INTERRUPT)
2559                 WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
2560         if (*disp_int & LB_D1_VLINE_INTERRUPT)
2561                 WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
2562         if (*disp_int & LB_D2_VBLANK_INTERRUPT)
2563                 WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
2564         if (*disp_int & LB_D2_VLINE_INTERRUPT)
2565                 WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
2566         if (*disp_int & DC_HPD1_INTERRUPT) {
2567                 if (ASIC_IS_DCE3(rdev)) {
2568                         tmp = RREG32(DC_HPD1_INT_CONTROL);
2569                         tmp |= DC_HPDx_INT_ACK;
2570                         WREG32(DC_HPD1_INT_CONTROL, tmp);
2571                 } else {
2572                         tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
2573                         tmp |= DC_HPDx_INT_ACK;
2574                         WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
2575                 }
2576         }
2577         if (*disp_int & DC_HPD2_INTERRUPT) {
2578                 if (ASIC_IS_DCE3(rdev)) {
2579                         tmp = RREG32(DC_HPD2_INT_CONTROL);
2580                         tmp |= DC_HPDx_INT_ACK;
2581                         WREG32(DC_HPD2_INT_CONTROL, tmp);
2582                 } else {
2583                         tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
2584                         tmp |= DC_HPDx_INT_ACK;
2585                         WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
2586                 }
2587         }
2588         if (*disp_int_cont & DC_HPD3_INTERRUPT) {
2589                 if (ASIC_IS_DCE3(rdev)) {
2590                         tmp = RREG32(DC_HPD3_INT_CONTROL);
2591                         tmp |= DC_HPDx_INT_ACK;
2592                         WREG32(DC_HPD3_INT_CONTROL, tmp);
2593                 } else {
2594                         tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
2595                         tmp |= DC_HPDx_INT_ACK;
2596                         WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
2597                 }
2598         }
2599         if (*disp_int_cont & DC_HPD4_INTERRUPT) {
2600                 tmp = RREG32(DC_HPD4_INT_CONTROL);
2601                 tmp |= DC_HPDx_INT_ACK;
2602                 WREG32(DC_HPD4_INT_CONTROL, tmp);
2603         }
2604         if (ASIC_IS_DCE32(rdev)) {
2605                 if (*disp_int_cont2 & DC_HPD5_INTERRUPT) {
2606                         tmp = RREG32(DC_HPD5_INT_CONTROL);
2607                         tmp |= DC_HPDx_INT_ACK;
2608                         WREG32(DC_HPD5_INT_CONTROL, tmp);
2609                 }
2610                 if (*disp_int_cont2 & DC_HPD6_INTERRUPT) {
2611                         tmp = RREG32(DC_HPD5_INT_CONTROL);
2612                         tmp |= DC_HPDx_INT_ACK;
2613                         WREG32(DC_HPD6_INT_CONTROL, tmp);
2614                 }
2615         }
2616 }
2617
2618 void r600_irq_disable(struct radeon_device *rdev)
2619 {
2620         u32 disp_int, disp_int_cont, disp_int_cont2;
2621
2622         r600_disable_interrupts(rdev);
2623         /* Wait and acknowledge irq */
2624         mdelay(1);
2625         r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
2626         r600_disable_interrupt_state(rdev);
2627 }
2628
2629 static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
2630 {
2631         u32 wptr, tmp;
2632
2633         /* XXX use writeback */
2634         wptr = RREG32(IH_RB_WPTR);
2635
2636         if (wptr & RB_OVERFLOW) {
2637                 WARN_ON(1);
2638                 /* XXX deal with overflow */
2639                 DRM_ERROR("IH RB overflow\n");
2640                 tmp = RREG32(IH_RB_CNTL);
2641                 tmp |= IH_WPTR_OVERFLOW_CLEAR;
2642                 WREG32(IH_RB_CNTL, tmp);
2643         }
2644         wptr = wptr & WPTR_OFFSET_MASK;
2645
2646         return wptr;
2647 }
2648
2649 /*        r600 IV Ring
2650  * Each IV ring entry is 128 bits:
2651  * [7:0]    - interrupt source id
2652  * [31:8]   - reserved
2653  * [59:32]  - interrupt source data
2654  * [127:60]  - reserved
2655  *
2656  * The basic interrupt vector entries
2657  * are decoded as follows:
2658  * src_id  src_data  description
2659  *      1         0  D1 Vblank
2660  *      1         1  D1 Vline
2661  *      5         0  D2 Vblank
2662  *      5         1  D2 Vline
2663  *     19         0  FP Hot plug detection A
2664  *     19         1  FP Hot plug detection B
2665  *     19         2  DAC A auto-detection
2666  *     19         3  DAC B auto-detection
2667  *    176         -  CP_INT RB
2668  *    177         -  CP_INT IB1
2669  *    178         -  CP_INT IB2
2670  *    181         -  EOP Interrupt
2671  *    233         -  GUI Idle
2672  *
2673  * Note, these are based on r600 and may need to be
2674  * adjusted or added to on newer asics
2675  */
2676
2677 int r600_irq_process(struct radeon_device *rdev)
2678 {
2679         u32 wptr = r600_get_ih_wptr(rdev);
2680         u32 rptr = rdev->ih.rptr;
2681         u32 src_id, src_data;
2682         u32 last_entry = rdev->ih.ring_size - 16;
2683         u32 ring_index, disp_int, disp_int_cont, disp_int_cont2;
2684         unsigned long flags;
2685         bool queue_hotplug = false;
2686
2687         DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
2688
2689         spin_lock_irqsave(&rdev->ih.lock, flags);
2690
2691         if (rptr == wptr) {
2692                 spin_unlock_irqrestore(&rdev->ih.lock, flags);
2693                 return IRQ_NONE;
2694         }
2695         if (rdev->shutdown) {
2696                 spin_unlock_irqrestore(&rdev->ih.lock, flags);
2697                 return IRQ_NONE;
2698         }
2699
2700 restart_ih:
2701         /* display interrupts */
2702         r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
2703
2704         rdev->ih.wptr = wptr;
2705         while (rptr != wptr) {
2706                 /* wptr/rptr are in bytes! */
2707                 ring_index = rptr / 4;
2708                 src_id =  rdev->ih.ring[ring_index] & 0xff;
2709                 src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
2710
2711                 switch (src_id) {
2712                 case 1: /* D1 vblank/vline */
2713                         switch (src_data) {
2714                         case 0: /* D1 vblank */
2715                                 if (disp_int & LB_D1_VBLANK_INTERRUPT) {
2716                                         drm_handle_vblank(rdev->ddev, 0);
2717                                         disp_int &= ~LB_D1_VBLANK_INTERRUPT;
2718                                         DRM_DEBUG("IH: D1 vblank\n");
2719                                 }
2720                                 break;
2721                         case 1: /* D1 vline */
2722                                 if (disp_int & LB_D1_VLINE_INTERRUPT) {
2723                                         disp_int &= ~LB_D1_VLINE_INTERRUPT;
2724                                         DRM_DEBUG("IH: D1 vline\n");
2725                                 }
2726                                 break;
2727                         default:
2728                                 DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
2729                                 break;
2730                         }
2731                         break;
2732                 case 5: /* D2 vblank/vline */
2733                         switch (src_data) {
2734                         case 0: /* D2 vblank */
2735                                 if (disp_int & LB_D2_VBLANK_INTERRUPT) {
2736                                         drm_handle_vblank(rdev->ddev, 1);
2737                                         disp_int &= ~LB_D2_VBLANK_INTERRUPT;
2738                                         DRM_DEBUG("IH: D2 vblank\n");
2739                                 }
2740                                 break;
2741                         case 1: /* D1 vline */
2742                                 if (disp_int & LB_D2_VLINE_INTERRUPT) {
2743                                         disp_int &= ~LB_D2_VLINE_INTERRUPT;
2744                                         DRM_DEBUG("IH: D2 vline\n");
2745                                 }
2746                                 break;
2747                         default:
2748                                 DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
2749                                 break;
2750                         }
2751                         break;
2752                 case 19: /* HPD/DAC hotplug */
2753                         switch (src_data) {
2754                         case 0:
2755                                 if (disp_int & DC_HPD1_INTERRUPT) {
2756                                         disp_int &= ~DC_HPD1_INTERRUPT;
2757                                         queue_hotplug = true;
2758                                         DRM_DEBUG("IH: HPD1\n");
2759                                 }
2760                                 break;
2761                         case 1:
2762                                 if (disp_int & DC_HPD2_INTERRUPT) {
2763                                         disp_int &= ~DC_HPD2_INTERRUPT;
2764                                         queue_hotplug = true;
2765                                         DRM_DEBUG("IH: HPD2\n");
2766                                 }
2767                                 break;
2768                         case 4:
2769                                 if (disp_int_cont & DC_HPD3_INTERRUPT) {
2770                                         disp_int_cont &= ~DC_HPD3_INTERRUPT;
2771                                         queue_hotplug = true;
2772                                         DRM_DEBUG("IH: HPD3\n");
2773                                 }
2774                                 break;
2775                         case 5:
2776                                 if (disp_int_cont & DC_HPD4_INTERRUPT) {
2777                                         disp_int_cont &= ~DC_HPD4_INTERRUPT;
2778                                         queue_hotplug = true;
2779                                         DRM_DEBUG("IH: HPD4\n");
2780                                 }
2781                                 break;
2782                         case 10:
2783                                 if (disp_int_cont2 & DC_HPD5_INTERRUPT) {
2784                                         disp_int_cont &= ~DC_HPD5_INTERRUPT;
2785                                         queue_hotplug = true;
2786                                         DRM_DEBUG("IH: HPD5\n");
2787                                 }
2788                                 break;
2789                         case 12:
2790                                 if (disp_int_cont2 & DC_HPD6_INTERRUPT) {
2791                                         disp_int_cont &= ~DC_HPD6_INTERRUPT;
2792                                         queue_hotplug = true;
2793                                         DRM_DEBUG("IH: HPD6\n");
2794                                 }
2795                                 break;
2796                         default:
2797                                 DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
2798                                 break;
2799                         }
2800                         break;
2801                 case 176: /* CP_INT in ring buffer */
2802                 case 177: /* CP_INT in IB1 */
2803                 case 178: /* CP_INT in IB2 */
2804                         DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
2805                         radeon_fence_process(rdev);
2806                         break;
2807                 case 181: /* CP EOP event */
2808                         DRM_DEBUG("IH: CP EOP\n");
2809                         break;
2810                 default:
2811                         DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
2812                         break;
2813                 }
2814
2815                 /* wptr/rptr are in bytes! */
2816                 if (rptr == last_entry)
2817                         rptr = 0;
2818                 else
2819                         rptr += 16;
2820         }
2821         /* make sure wptr hasn't changed while processing */
2822         wptr = r600_get_ih_wptr(rdev);
2823         if (wptr != rdev->ih.wptr)
2824                 goto restart_ih;
2825         if (queue_hotplug)
2826                 queue_work(rdev->wq, &rdev->hotplug_work);
2827         rdev->ih.rptr = rptr;
2828         WREG32(IH_RB_RPTR, rdev->ih.rptr);
2829         spin_unlock_irqrestore(&rdev->ih.lock, flags);
2830         return IRQ_HANDLED;
2831 }
2832
2833 /*
2834  * Debugfs info
2835  */
2836 #if defined(CONFIG_DEBUG_FS)
2837
2838 static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
2839 {
2840         struct drm_info_node *node = (struct drm_info_node *) m->private;
2841         struct drm_device *dev = node->minor->dev;
2842         struct radeon_device *rdev = dev->dev_private;
2843         unsigned count, i, j;
2844
2845         radeon_ring_free_size(rdev);
2846         count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
2847         seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
2848         seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
2849         seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
2850         seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
2851         seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
2852         seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
2853         seq_printf(m, "%u dwords in ring\n", count);
2854         i = rdev->cp.rptr;
2855         for (j = 0; j <= count; j++) {
2856                 seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
2857                 i = (i + 1) & rdev->cp.ptr_mask;
2858         }
2859         return 0;
2860 }
2861
2862 static int r600_debugfs_mc_info(struct seq_file *m, void *data)
2863 {
2864         struct drm_info_node *node = (struct drm_info_node *) m->private;
2865         struct drm_device *dev = node->minor->dev;
2866         struct radeon_device *rdev = dev->dev_private;
2867
2868         DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
2869         DREG32_SYS(m, rdev, VM_L2_STATUS);
2870         return 0;
2871 }
2872
2873 static struct drm_info_list r600_mc_info_list[] = {
2874         {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
2875         {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
2876 };
2877 #endif
2878
2879 int r600_debugfs_mc_info_init(struct radeon_device *rdev)
2880 {
2881 #if defined(CONFIG_DEBUG_FS)
2882         return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
2883 #else
2884         return 0;
2885 #endif
2886 }