drm/nouveau: Add getparam to get available PGRAPH units.
[safe/jmp/linux-2.6] / drivers / gpu / drm / nouveau / nouveau_state.c
1 /*
2  * Copyright 2005 Stephane Marchesin
3  * Copyright 2008 Stuart Bennett
4  * All Rights Reserved.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice (including the next
14  * paragraph) shall be included in all copies or substantial portions of the
15  * Software.
16  *
17  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
20  * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
21  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23  * DEALINGS IN THE SOFTWARE.
24  */
25
26 #include <linux/swab.h>
27 #include "drmP.h"
28 #include "drm.h"
29 #include "drm_sarea.h"
30 #include "drm_crtc_helper.h"
31 #include <linux/vgaarb.h>
32
33 #include "nouveau_drv.h"
34 #include "nouveau_drm.h"
35 #include "nv50_display.h"
36
37 static int nouveau_stub_init(struct drm_device *dev) { return 0; }
38 static void nouveau_stub_takedown(struct drm_device *dev) {}
39
40 static int nouveau_init_engine_ptrs(struct drm_device *dev)
41 {
42         struct drm_nouveau_private *dev_priv = dev->dev_private;
43         struct nouveau_engine *engine = &dev_priv->engine;
44
45         switch (dev_priv->chipset & 0xf0) {
46         case 0x00:
47                 engine->instmem.init            = nv04_instmem_init;
48                 engine->instmem.takedown        = nv04_instmem_takedown;
49                 engine->instmem.suspend         = nv04_instmem_suspend;
50                 engine->instmem.resume          = nv04_instmem_resume;
51                 engine->instmem.populate        = nv04_instmem_populate;
52                 engine->instmem.clear           = nv04_instmem_clear;
53                 engine->instmem.bind            = nv04_instmem_bind;
54                 engine->instmem.unbind          = nv04_instmem_unbind;
55                 engine->instmem.prepare_access  = nv04_instmem_prepare_access;
56                 engine->instmem.finish_access   = nv04_instmem_finish_access;
57                 engine->mc.init                 = nv04_mc_init;
58                 engine->mc.takedown             = nv04_mc_takedown;
59                 engine->timer.init              = nv04_timer_init;
60                 engine->timer.read              = nv04_timer_read;
61                 engine->timer.takedown          = nv04_timer_takedown;
62                 engine->fb.init                 = nv04_fb_init;
63                 engine->fb.takedown             = nv04_fb_takedown;
64                 engine->graph.grclass           = nv04_graph_grclass;
65                 engine->graph.init              = nv04_graph_init;
66                 engine->graph.takedown          = nv04_graph_takedown;
67                 engine->graph.fifo_access       = nv04_graph_fifo_access;
68                 engine->graph.channel           = nv04_graph_channel;
69                 engine->graph.create_context    = nv04_graph_create_context;
70                 engine->graph.destroy_context   = nv04_graph_destroy_context;
71                 engine->graph.load_context      = nv04_graph_load_context;
72                 engine->graph.unload_context    = nv04_graph_unload_context;
73                 engine->fifo.channels           = 16;
74                 engine->fifo.init               = nv04_fifo_init;
75                 engine->fifo.takedown           = nouveau_stub_takedown;
76                 engine->fifo.disable            = nv04_fifo_disable;
77                 engine->fifo.enable             = nv04_fifo_enable;
78                 engine->fifo.reassign           = nv04_fifo_reassign;
79                 engine->fifo.cache_flush        = nv04_fifo_cache_flush;
80                 engine->fifo.cache_pull         = nv04_fifo_cache_pull;
81                 engine->fifo.channel_id         = nv04_fifo_channel_id;
82                 engine->fifo.create_context     = nv04_fifo_create_context;
83                 engine->fifo.destroy_context    = nv04_fifo_destroy_context;
84                 engine->fifo.load_context       = nv04_fifo_load_context;
85                 engine->fifo.unload_context     = nv04_fifo_unload_context;
86                 break;
87         case 0x10:
88                 engine->instmem.init            = nv04_instmem_init;
89                 engine->instmem.takedown        = nv04_instmem_takedown;
90                 engine->instmem.suspend         = nv04_instmem_suspend;
91                 engine->instmem.resume          = nv04_instmem_resume;
92                 engine->instmem.populate        = nv04_instmem_populate;
93                 engine->instmem.clear           = nv04_instmem_clear;
94                 engine->instmem.bind            = nv04_instmem_bind;
95                 engine->instmem.unbind          = nv04_instmem_unbind;
96                 engine->instmem.prepare_access  = nv04_instmem_prepare_access;
97                 engine->instmem.finish_access   = nv04_instmem_finish_access;
98                 engine->mc.init                 = nv04_mc_init;
99                 engine->mc.takedown             = nv04_mc_takedown;
100                 engine->timer.init              = nv04_timer_init;
101                 engine->timer.read              = nv04_timer_read;
102                 engine->timer.takedown          = nv04_timer_takedown;
103                 engine->fb.init                 = nv10_fb_init;
104                 engine->fb.takedown             = nv10_fb_takedown;
105                 engine->fb.set_region_tiling    = nv10_fb_set_region_tiling;
106                 engine->graph.grclass           = nv10_graph_grclass;
107                 engine->graph.init              = nv10_graph_init;
108                 engine->graph.takedown          = nv10_graph_takedown;
109                 engine->graph.channel           = nv10_graph_channel;
110                 engine->graph.create_context    = nv10_graph_create_context;
111                 engine->graph.destroy_context   = nv10_graph_destroy_context;
112                 engine->graph.fifo_access       = nv04_graph_fifo_access;
113                 engine->graph.load_context      = nv10_graph_load_context;
114                 engine->graph.unload_context    = nv10_graph_unload_context;
115                 engine->graph.set_region_tiling = nv10_graph_set_region_tiling;
116                 engine->fifo.channels           = 32;
117                 engine->fifo.init               = nv10_fifo_init;
118                 engine->fifo.takedown           = nouveau_stub_takedown;
119                 engine->fifo.disable            = nv04_fifo_disable;
120                 engine->fifo.enable             = nv04_fifo_enable;
121                 engine->fifo.reassign           = nv04_fifo_reassign;
122                 engine->fifo.cache_flush        = nv04_fifo_cache_flush;
123                 engine->fifo.cache_pull         = nv04_fifo_cache_pull;
124                 engine->fifo.channel_id         = nv10_fifo_channel_id;
125                 engine->fifo.create_context     = nv10_fifo_create_context;
126                 engine->fifo.destroy_context    = nv10_fifo_destroy_context;
127                 engine->fifo.load_context       = nv10_fifo_load_context;
128                 engine->fifo.unload_context     = nv10_fifo_unload_context;
129                 break;
130         case 0x20:
131                 engine->instmem.init            = nv04_instmem_init;
132                 engine->instmem.takedown        = nv04_instmem_takedown;
133                 engine->instmem.suspend         = nv04_instmem_suspend;
134                 engine->instmem.resume          = nv04_instmem_resume;
135                 engine->instmem.populate        = nv04_instmem_populate;
136                 engine->instmem.clear           = nv04_instmem_clear;
137                 engine->instmem.bind            = nv04_instmem_bind;
138                 engine->instmem.unbind          = nv04_instmem_unbind;
139                 engine->instmem.prepare_access  = nv04_instmem_prepare_access;
140                 engine->instmem.finish_access   = nv04_instmem_finish_access;
141                 engine->mc.init                 = nv04_mc_init;
142                 engine->mc.takedown             = nv04_mc_takedown;
143                 engine->timer.init              = nv04_timer_init;
144                 engine->timer.read              = nv04_timer_read;
145                 engine->timer.takedown          = nv04_timer_takedown;
146                 engine->fb.init                 = nv10_fb_init;
147                 engine->fb.takedown             = nv10_fb_takedown;
148                 engine->fb.set_region_tiling    = nv10_fb_set_region_tiling;
149                 engine->graph.grclass           = nv20_graph_grclass;
150                 engine->graph.init              = nv20_graph_init;
151                 engine->graph.takedown          = nv20_graph_takedown;
152                 engine->graph.channel           = nv10_graph_channel;
153                 engine->graph.create_context    = nv20_graph_create_context;
154                 engine->graph.destroy_context   = nv20_graph_destroy_context;
155                 engine->graph.fifo_access       = nv04_graph_fifo_access;
156                 engine->graph.load_context      = nv20_graph_load_context;
157                 engine->graph.unload_context    = nv20_graph_unload_context;
158                 engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
159                 engine->fifo.channels           = 32;
160                 engine->fifo.init               = nv10_fifo_init;
161                 engine->fifo.takedown           = nouveau_stub_takedown;
162                 engine->fifo.disable            = nv04_fifo_disable;
163                 engine->fifo.enable             = nv04_fifo_enable;
164                 engine->fifo.reassign           = nv04_fifo_reassign;
165                 engine->fifo.cache_flush        = nv04_fifo_cache_flush;
166                 engine->fifo.cache_pull         = nv04_fifo_cache_pull;
167                 engine->fifo.channel_id         = nv10_fifo_channel_id;
168                 engine->fifo.create_context     = nv10_fifo_create_context;
169                 engine->fifo.destroy_context    = nv10_fifo_destroy_context;
170                 engine->fifo.load_context       = nv10_fifo_load_context;
171                 engine->fifo.unload_context     = nv10_fifo_unload_context;
172                 break;
173         case 0x30:
174                 engine->instmem.init            = nv04_instmem_init;
175                 engine->instmem.takedown        = nv04_instmem_takedown;
176                 engine->instmem.suspend         = nv04_instmem_suspend;
177                 engine->instmem.resume          = nv04_instmem_resume;
178                 engine->instmem.populate        = nv04_instmem_populate;
179                 engine->instmem.clear           = nv04_instmem_clear;
180                 engine->instmem.bind            = nv04_instmem_bind;
181                 engine->instmem.unbind          = nv04_instmem_unbind;
182                 engine->instmem.prepare_access  = nv04_instmem_prepare_access;
183                 engine->instmem.finish_access   = nv04_instmem_finish_access;
184                 engine->mc.init                 = nv04_mc_init;
185                 engine->mc.takedown             = nv04_mc_takedown;
186                 engine->timer.init              = nv04_timer_init;
187                 engine->timer.read              = nv04_timer_read;
188                 engine->timer.takedown          = nv04_timer_takedown;
189                 engine->fb.init                 = nv10_fb_init;
190                 engine->fb.takedown             = nv10_fb_takedown;
191                 engine->fb.set_region_tiling    = nv10_fb_set_region_tiling;
192                 engine->graph.grclass           = nv30_graph_grclass;
193                 engine->graph.init              = nv30_graph_init;
194                 engine->graph.takedown          = nv20_graph_takedown;
195                 engine->graph.fifo_access       = nv04_graph_fifo_access;
196                 engine->graph.channel           = nv10_graph_channel;
197                 engine->graph.create_context    = nv20_graph_create_context;
198                 engine->graph.destroy_context   = nv20_graph_destroy_context;
199                 engine->graph.load_context      = nv20_graph_load_context;
200                 engine->graph.unload_context    = nv20_graph_unload_context;
201                 engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
202                 engine->fifo.channels           = 32;
203                 engine->fifo.init               = nv10_fifo_init;
204                 engine->fifo.takedown           = nouveau_stub_takedown;
205                 engine->fifo.disable            = nv04_fifo_disable;
206                 engine->fifo.enable             = nv04_fifo_enable;
207                 engine->fifo.reassign           = nv04_fifo_reassign;
208                 engine->fifo.cache_flush        = nv04_fifo_cache_flush;
209                 engine->fifo.cache_pull         = nv04_fifo_cache_pull;
210                 engine->fifo.channel_id         = nv10_fifo_channel_id;
211                 engine->fifo.create_context     = nv10_fifo_create_context;
212                 engine->fifo.destroy_context    = nv10_fifo_destroy_context;
213                 engine->fifo.load_context       = nv10_fifo_load_context;
214                 engine->fifo.unload_context     = nv10_fifo_unload_context;
215                 break;
216         case 0x40:
217         case 0x60:
218                 engine->instmem.init            = nv04_instmem_init;
219                 engine->instmem.takedown        = nv04_instmem_takedown;
220                 engine->instmem.suspend         = nv04_instmem_suspend;
221                 engine->instmem.resume          = nv04_instmem_resume;
222                 engine->instmem.populate        = nv04_instmem_populate;
223                 engine->instmem.clear           = nv04_instmem_clear;
224                 engine->instmem.bind            = nv04_instmem_bind;
225                 engine->instmem.unbind          = nv04_instmem_unbind;
226                 engine->instmem.prepare_access  = nv04_instmem_prepare_access;
227                 engine->instmem.finish_access   = nv04_instmem_finish_access;
228                 engine->mc.init                 = nv40_mc_init;
229                 engine->mc.takedown             = nv40_mc_takedown;
230                 engine->timer.init              = nv04_timer_init;
231                 engine->timer.read              = nv04_timer_read;
232                 engine->timer.takedown          = nv04_timer_takedown;
233                 engine->fb.init                 = nv40_fb_init;
234                 engine->fb.takedown             = nv40_fb_takedown;
235                 engine->fb.set_region_tiling    = nv40_fb_set_region_tiling;
236                 engine->graph.grclass           = nv40_graph_grclass;
237                 engine->graph.init              = nv40_graph_init;
238                 engine->graph.takedown          = nv40_graph_takedown;
239                 engine->graph.fifo_access       = nv04_graph_fifo_access;
240                 engine->graph.channel           = nv40_graph_channel;
241                 engine->graph.create_context    = nv40_graph_create_context;
242                 engine->graph.destroy_context   = nv40_graph_destroy_context;
243                 engine->graph.load_context      = nv40_graph_load_context;
244                 engine->graph.unload_context    = nv40_graph_unload_context;
245                 engine->graph.set_region_tiling = nv40_graph_set_region_tiling;
246                 engine->fifo.channels           = 32;
247                 engine->fifo.init               = nv40_fifo_init;
248                 engine->fifo.takedown           = nouveau_stub_takedown;
249                 engine->fifo.disable            = nv04_fifo_disable;
250                 engine->fifo.enable             = nv04_fifo_enable;
251                 engine->fifo.reassign           = nv04_fifo_reassign;
252                 engine->fifo.cache_flush        = nv04_fifo_cache_flush;
253                 engine->fifo.cache_pull         = nv04_fifo_cache_pull;
254                 engine->fifo.channel_id         = nv10_fifo_channel_id;
255                 engine->fifo.create_context     = nv40_fifo_create_context;
256                 engine->fifo.destroy_context    = nv40_fifo_destroy_context;
257                 engine->fifo.load_context       = nv40_fifo_load_context;
258                 engine->fifo.unload_context     = nv40_fifo_unload_context;
259                 break;
260         case 0x50:
261         case 0x80: /* gotta love NVIDIA's consistency.. */
262         case 0x90:
263         case 0xA0:
264                 engine->instmem.init            = nv50_instmem_init;
265                 engine->instmem.takedown        = nv50_instmem_takedown;
266                 engine->instmem.suspend         = nv50_instmem_suspend;
267                 engine->instmem.resume          = nv50_instmem_resume;
268                 engine->instmem.populate        = nv50_instmem_populate;
269                 engine->instmem.clear           = nv50_instmem_clear;
270                 engine->instmem.bind            = nv50_instmem_bind;
271                 engine->instmem.unbind          = nv50_instmem_unbind;
272                 engine->instmem.prepare_access  = nv50_instmem_prepare_access;
273                 engine->instmem.finish_access   = nv50_instmem_finish_access;
274                 engine->mc.init                 = nv50_mc_init;
275                 engine->mc.takedown             = nv50_mc_takedown;
276                 engine->timer.init              = nv04_timer_init;
277                 engine->timer.read              = nv04_timer_read;
278                 engine->timer.takedown          = nv04_timer_takedown;
279                 engine->fb.init                 = nouveau_stub_init;
280                 engine->fb.takedown             = nouveau_stub_takedown;
281                 engine->graph.grclass           = nv50_graph_grclass;
282                 engine->graph.init              = nv50_graph_init;
283                 engine->graph.takedown          = nv50_graph_takedown;
284                 engine->graph.fifo_access       = nv50_graph_fifo_access;
285                 engine->graph.channel           = nv50_graph_channel;
286                 engine->graph.create_context    = nv50_graph_create_context;
287                 engine->graph.destroy_context   = nv50_graph_destroy_context;
288                 engine->graph.load_context      = nv50_graph_load_context;
289                 engine->graph.unload_context    = nv50_graph_unload_context;
290                 engine->fifo.channels           = 128;
291                 engine->fifo.init               = nv50_fifo_init;
292                 engine->fifo.takedown           = nv50_fifo_takedown;
293                 engine->fifo.disable            = nv04_fifo_disable;
294                 engine->fifo.enable             = nv04_fifo_enable;
295                 engine->fifo.reassign           = nv04_fifo_reassign;
296                 engine->fifo.channel_id         = nv50_fifo_channel_id;
297                 engine->fifo.create_context     = nv50_fifo_create_context;
298                 engine->fifo.destroy_context    = nv50_fifo_destroy_context;
299                 engine->fifo.load_context       = nv50_fifo_load_context;
300                 engine->fifo.unload_context     = nv50_fifo_unload_context;
301                 break;
302         default:
303                 NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
304                 return 1;
305         }
306
307         return 0;
308 }
309
310 static unsigned int
311 nouveau_vga_set_decode(void *priv, bool state)
312 {
313         if (state)
314                 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
315                        VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
316         else
317                 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
318 }
319
320 static int
321 nouveau_card_init_channel(struct drm_device *dev)
322 {
323         struct drm_nouveau_private *dev_priv = dev->dev_private;
324         struct nouveau_gpuobj *gpuobj;
325         int ret;
326
327         ret = nouveau_channel_alloc(dev, &dev_priv->channel,
328                                     (struct drm_file *)-2,
329                                     NvDmaFB, NvDmaTT);
330         if (ret)
331                 return ret;
332
333         gpuobj = NULL;
334         ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
335                                      0, nouveau_mem_fb_amount(dev),
336                                      NV_DMA_ACCESS_RW, NV_DMA_TARGET_VIDMEM,
337                                      &gpuobj);
338         if (ret)
339                 goto out_err;
340
341         ret = nouveau_gpuobj_ref_add(dev, dev_priv->channel, NvDmaVRAM,
342                                      gpuobj, NULL);
343         if (ret)
344                 goto out_err;
345
346         gpuobj = NULL;
347         ret = nouveau_gpuobj_gart_dma_new(dev_priv->channel, 0,
348                                           dev_priv->gart_info.aper_size,
349                                           NV_DMA_ACCESS_RW, &gpuobj, NULL);
350         if (ret)
351                 goto out_err;
352
353         ret = nouveau_gpuobj_ref_add(dev, dev_priv->channel, NvDmaGART,
354                                      gpuobj, NULL);
355         if (ret)
356                 goto out_err;
357
358         return 0;
359 out_err:
360         nouveau_gpuobj_del(dev, &gpuobj);
361         nouveau_channel_free(dev_priv->channel);
362         dev_priv->channel = NULL;
363         return ret;
364 }
365
366 int
367 nouveau_card_init(struct drm_device *dev)
368 {
369         struct drm_nouveau_private *dev_priv = dev->dev_private;
370         struct nouveau_engine *engine;
371         int ret;
372
373         NV_DEBUG(dev, "prev state = %d\n", dev_priv->init_state);
374
375         if (dev_priv->init_state == NOUVEAU_CARD_INIT_DONE)
376                 return 0;
377
378         vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
379
380         /* Initialise internal driver API hooks */
381         ret = nouveau_init_engine_ptrs(dev);
382         if (ret)
383                 goto out;
384         engine = &dev_priv->engine;
385         dev_priv->init_state = NOUVEAU_CARD_INIT_FAILED;
386
387         /* Parse BIOS tables / Run init tables if card not POSTed */
388         if (drm_core_check_feature(dev, DRIVER_MODESET)) {
389                 ret = nouveau_bios_init(dev);
390                 if (ret)
391                         goto out;
392         }
393
394         ret = nouveau_gpuobj_early_init(dev);
395         if (ret)
396                 goto out_bios;
397
398         /* Initialise instance memory, must happen before mem_init so we
399          * know exactly how much VRAM we're able to use for "normal"
400          * purposes.
401          */
402         ret = engine->instmem.init(dev);
403         if (ret)
404                 goto out_gpuobj_early;
405
406         /* Setup the memory manager */
407         ret = nouveau_mem_init(dev);
408         if (ret)
409                 goto out_instmem;
410
411         ret = nouveau_gpuobj_init(dev);
412         if (ret)
413                 goto out_mem;
414
415         /* PMC */
416         ret = engine->mc.init(dev);
417         if (ret)
418                 goto out_gpuobj;
419
420         /* PTIMER */
421         ret = engine->timer.init(dev);
422         if (ret)
423                 goto out_mc;
424
425         /* PFB */
426         ret = engine->fb.init(dev);
427         if (ret)
428                 goto out_timer;
429
430         if (nouveau_noaccel)
431                 engine->graph.accel_blocked = true;
432         else {
433                 /* PGRAPH */
434                 ret = engine->graph.init(dev);
435                 if (ret)
436                         goto out_fb;
437
438                 /* PFIFO */
439                 ret = engine->fifo.init(dev);
440                 if (ret)
441                         goto out_graph;
442         }
443
444         /* this call irq_preinstall, register irq handler and
445          * call irq_postinstall
446          */
447         ret = drm_irq_install(dev);
448         if (ret)
449                 goto out_fifo;
450
451         ret = drm_vblank_init(dev, 0);
452         if (ret)
453                 goto out_irq;
454
455         /* what about PVIDEO/PCRTC/PRAMDAC etc? */
456
457         if (!engine->graph.accel_blocked) {
458                 ret = nouveau_card_init_channel(dev);
459                 if (ret)
460                         goto out_irq;
461         }
462
463         if (drm_core_check_feature(dev, DRIVER_MODESET)) {
464                 if (dev_priv->card_type >= NV_50)
465                         ret = nv50_display_create(dev);
466                 else
467                         ret = nv04_display_create(dev);
468                 if (ret)
469                         goto out_irq;
470         }
471
472         ret = nouveau_backlight_init(dev);
473         if (ret)
474                 NV_ERROR(dev, "Error %d registering backlight\n", ret);
475
476         dev_priv->init_state = NOUVEAU_CARD_INIT_DONE;
477
478         if (drm_core_check_feature(dev, DRIVER_MODESET))
479                 drm_helper_initial_config(dev);
480
481         return 0;
482
483 out_irq:
484         drm_irq_uninstall(dev);
485 out_fifo:
486         if (!nouveau_noaccel)
487                 engine->fifo.takedown(dev);
488 out_graph:
489         if (!nouveau_noaccel)
490                 engine->graph.takedown(dev);
491 out_fb:
492         engine->fb.takedown(dev);
493 out_timer:
494         engine->timer.takedown(dev);
495 out_mc:
496         engine->mc.takedown(dev);
497 out_gpuobj:
498         nouveau_gpuobj_takedown(dev);
499 out_mem:
500         nouveau_mem_close(dev);
501 out_instmem:
502         engine->instmem.takedown(dev);
503 out_gpuobj_early:
504         nouveau_gpuobj_late_takedown(dev);
505 out_bios:
506         nouveau_bios_takedown(dev);
507 out:
508         vga_client_register(dev->pdev, NULL, NULL, NULL);
509         return ret;
510 }
511
512 static void nouveau_card_takedown(struct drm_device *dev)
513 {
514         struct drm_nouveau_private *dev_priv = dev->dev_private;
515         struct nouveau_engine *engine = &dev_priv->engine;
516
517         NV_DEBUG(dev, "prev state = %d\n", dev_priv->init_state);
518
519         if (dev_priv->init_state != NOUVEAU_CARD_INIT_DOWN) {
520                 nouveau_backlight_exit(dev);
521
522                 if (dev_priv->channel) {
523                         nouveau_channel_free(dev_priv->channel);
524                         dev_priv->channel = NULL;
525                 }
526
527                 if (!nouveau_noaccel) {
528                         engine->fifo.takedown(dev);
529                         engine->graph.takedown(dev);
530                 }
531                 engine->fb.takedown(dev);
532                 engine->timer.takedown(dev);
533                 engine->mc.takedown(dev);
534
535                 mutex_lock(&dev->struct_mutex);
536                 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
537                 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
538                 mutex_unlock(&dev->struct_mutex);
539                 nouveau_sgdma_takedown(dev);
540
541                 nouveau_gpuobj_takedown(dev);
542                 nouveau_mem_close(dev);
543                 engine->instmem.takedown(dev);
544
545                 if (drm_core_check_feature(dev, DRIVER_MODESET))
546                         drm_irq_uninstall(dev);
547
548                 nouveau_gpuobj_late_takedown(dev);
549                 nouveau_bios_takedown(dev);
550
551                 vga_client_register(dev->pdev, NULL, NULL, NULL);
552
553                 dev_priv->init_state = NOUVEAU_CARD_INIT_DOWN;
554         }
555 }
556
557 /* here a client dies, release the stuff that was allocated for its
558  * file_priv */
559 void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
560 {
561         nouveau_channel_cleanup(dev, file_priv);
562 }
563
564 /* first module load, setup the mmio/fb mapping */
565 /* KMS: we need mmio at load time, not when the first drm client opens. */
566 int nouveau_firstopen(struct drm_device *dev)
567 {
568         return 0;
569 }
570
571 /* if we have an OF card, copy vbios to RAMIN */
572 static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
573 {
574 #if defined(__powerpc__)
575         int size, i;
576         const uint32_t *bios;
577         struct device_node *dn = pci_device_to_OF_node(dev->pdev);
578         if (!dn) {
579                 NV_INFO(dev, "Unable to get the OF node\n");
580                 return;
581         }
582
583         bios = of_get_property(dn, "NVDA,BMP", &size);
584         if (bios) {
585                 for (i = 0; i < size; i += 4)
586                         nv_wi32(dev, i, bios[i/4]);
587                 NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
588         } else {
589                 NV_INFO(dev, "Unable to get the OF bios\n");
590         }
591 #endif
592 }
593
594 int nouveau_load(struct drm_device *dev, unsigned long flags)
595 {
596         struct drm_nouveau_private *dev_priv;
597         uint32_t reg0;
598         resource_size_t mmio_start_offs;
599
600         dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
601         if (!dev_priv)
602                 return -ENOMEM;
603         dev->dev_private = dev_priv;
604         dev_priv->dev = dev;
605
606         dev_priv->flags = flags & NOUVEAU_FLAGS;
607         dev_priv->init_state = NOUVEAU_CARD_INIT_DOWN;
608
609         NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
610                  dev->pci_vendor, dev->pci_device, dev->pdev->class);
611
612         dev_priv->acpi_dsm = nouveau_dsm_probe(dev);
613
614         if (dev_priv->acpi_dsm)
615                 nouveau_hybrid_setup(dev);
616
617         dev_priv->wq = create_workqueue("nouveau");
618         if (!dev_priv->wq)
619                 return -EINVAL;
620
621         /* resource 0 is mmio regs */
622         /* resource 1 is linear FB */
623         /* resource 2 is RAMIN (mmio regs + 0x1000000) */
624         /* resource 6 is bios */
625
626         /* map the mmio regs */
627         mmio_start_offs = pci_resource_start(dev->pdev, 0);
628         dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
629         if (!dev_priv->mmio) {
630                 NV_ERROR(dev, "Unable to initialize the mmio mapping. "
631                          "Please report your setup to " DRIVER_EMAIL "\n");
632                 return -EINVAL;
633         }
634         NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
635                                         (unsigned long long)mmio_start_offs);
636
637 #ifdef __BIG_ENDIAN
638         /* Put the card in BE mode if it's not */
639         if (nv_rd32(dev, NV03_PMC_BOOT_1))
640                 nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
641
642         DRM_MEMORYBARRIER();
643 #endif
644
645         /* Time to determine the card architecture */
646         reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
647
648         /* We're dealing with >=NV10 */
649         if ((reg0 & 0x0f000000) > 0) {
650                 /* Bit 27-20 contain the architecture in hex */
651                 dev_priv->chipset = (reg0 & 0xff00000) >> 20;
652         /* NV04 or NV05 */
653         } else if ((reg0 & 0xff00fff0) == 0x20004000) {
654                 if (reg0 & 0x00f00000)
655                         dev_priv->chipset = 0x05;
656                 else
657                         dev_priv->chipset = 0x04;
658         } else
659                 dev_priv->chipset = 0xff;
660
661         switch (dev_priv->chipset & 0xf0) {
662         case 0x00:
663         case 0x10:
664         case 0x20:
665         case 0x30:
666                 dev_priv->card_type = dev_priv->chipset & 0xf0;
667                 break;
668         case 0x40:
669         case 0x60:
670                 dev_priv->card_type = NV_40;
671                 break;
672         case 0x50:
673         case 0x80:
674         case 0x90:
675         case 0xa0:
676                 dev_priv->card_type = NV_50;
677                 break;
678         default:
679                 NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
680                 return -EINVAL;
681         }
682
683         NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
684                 dev_priv->card_type, reg0);
685
686         /* map larger RAMIN aperture on NV40 cards */
687         dev_priv->ramin  = NULL;
688         if (dev_priv->card_type >= NV_40) {
689                 int ramin_bar = 2;
690                 if (pci_resource_len(dev->pdev, ramin_bar) == 0)
691                         ramin_bar = 3;
692
693                 dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
694                 dev_priv->ramin = ioremap(
695                                 pci_resource_start(dev->pdev, ramin_bar),
696                                 dev_priv->ramin_size);
697                 if (!dev_priv->ramin) {
698                         NV_ERROR(dev, "Failed to init RAMIN mapping, "
699                                       "limited instance memory available\n");
700                 }
701         }
702
703         /* On older cards (or if the above failed), create a map covering
704          * the BAR0 PRAMIN aperture */
705         if (!dev_priv->ramin) {
706                 dev_priv->ramin_size = 1 * 1024 * 1024;
707                 dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
708                                                         dev_priv->ramin_size);
709                 if (!dev_priv->ramin) {
710                         NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
711                         return -ENOMEM;
712                 }
713         }
714
715         nouveau_OF_copy_vbios_to_ramin(dev);
716
717         /* Special flags */
718         if (dev->pci_device == 0x01a0)
719                 dev_priv->flags |= NV_NFORCE;
720         else if (dev->pci_device == 0x01f0)
721                 dev_priv->flags |= NV_NFORCE2;
722
723         /* For kernel modesetting, init card now and bring up fbcon */
724         if (drm_core_check_feature(dev, DRIVER_MODESET)) {
725                 int ret = nouveau_card_init(dev);
726                 if (ret)
727                         return ret;
728         }
729
730         return 0;
731 }
732
733 static void nouveau_close(struct drm_device *dev)
734 {
735         struct drm_nouveau_private *dev_priv = dev->dev_private;
736
737         /* In the case of an error dev_priv may not be allocated yet */
738         if (dev_priv)
739                 nouveau_card_takedown(dev);
740 }
741
742 /* KMS: we need mmio at load time, not when the first drm client opens. */
743 void nouveau_lastclose(struct drm_device *dev)
744 {
745         if (drm_core_check_feature(dev, DRIVER_MODESET))
746                 return;
747
748         nouveau_close(dev);
749 }
750
751 int nouveau_unload(struct drm_device *dev)
752 {
753         struct drm_nouveau_private *dev_priv = dev->dev_private;
754
755         if (drm_core_check_feature(dev, DRIVER_MODESET)) {
756                 if (dev_priv->card_type >= NV_50)
757                         nv50_display_destroy(dev);
758                 else
759                         nv04_display_destroy(dev);
760                 nouveau_close(dev);
761         }
762
763         iounmap(dev_priv->mmio);
764         iounmap(dev_priv->ramin);
765
766         kfree(dev_priv);
767         dev->dev_private = NULL;
768         return 0;
769 }
770
771 int
772 nouveau_ioctl_card_init(struct drm_device *dev, void *data,
773                         struct drm_file *file_priv)
774 {
775         return nouveau_card_init(dev);
776 }
777
778 int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
779                                                 struct drm_file *file_priv)
780 {
781         struct drm_nouveau_private *dev_priv = dev->dev_private;
782         struct drm_nouveau_getparam *getparam = data;
783
784         NOUVEAU_CHECK_INITIALISED_WITH_RETURN;
785
786         switch (getparam->param) {
787         case NOUVEAU_GETPARAM_CHIPSET_ID:
788                 getparam->value = dev_priv->chipset;
789                 break;
790         case NOUVEAU_GETPARAM_PCI_VENDOR:
791                 getparam->value = dev->pci_vendor;
792                 break;
793         case NOUVEAU_GETPARAM_PCI_DEVICE:
794                 getparam->value = dev->pci_device;
795                 break;
796         case NOUVEAU_GETPARAM_BUS_TYPE:
797                 if (drm_device_is_agp(dev))
798                         getparam->value = NV_AGP;
799                 else if (drm_device_is_pcie(dev))
800                         getparam->value = NV_PCIE;
801                 else
802                         getparam->value = NV_PCI;
803                 break;
804         case NOUVEAU_GETPARAM_FB_PHYSICAL:
805                 getparam->value = dev_priv->fb_phys;
806                 break;
807         case NOUVEAU_GETPARAM_AGP_PHYSICAL:
808                 getparam->value = dev_priv->gart_info.aper_base;
809                 break;
810         case NOUVEAU_GETPARAM_PCI_PHYSICAL:
811                 if (dev->sg) {
812                         getparam->value = (unsigned long)dev->sg->virtual;
813                 } else {
814                         NV_ERROR(dev, "Requested PCIGART address, "
815                                         "while no PCIGART was created\n");
816                         return -EINVAL;
817                 }
818                 break;
819         case NOUVEAU_GETPARAM_FB_SIZE:
820                 getparam->value = dev_priv->fb_available_size;
821                 break;
822         case NOUVEAU_GETPARAM_AGP_SIZE:
823                 getparam->value = dev_priv->gart_info.aper_size;
824                 break;
825         case NOUVEAU_GETPARAM_VM_VRAM_BASE:
826                 getparam->value = dev_priv->vm_vram_base;
827                 break;
828         case NOUVEAU_GETPARAM_GRAPH_UNITS:
829                 /* NV40 and NV50 versions are quite different, but register
830                  * address is the same. User is supposed to know the card
831                  * family anyway... */
832                 if (dev_priv->chipset >= 0x40) {
833                         getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
834                         break;
835                 }
836                 /* FALLTHRU */
837         default:
838                 NV_ERROR(dev, "unknown parameter %lld\n", getparam->param);
839                 return -EINVAL;
840         }
841
842         return 0;
843 }
844
845 int
846 nouveau_ioctl_setparam(struct drm_device *dev, void *data,
847                        struct drm_file *file_priv)
848 {
849         struct drm_nouveau_setparam *setparam = data;
850
851         NOUVEAU_CHECK_INITIALISED_WITH_RETURN;
852
853         switch (setparam->param) {
854         default:
855                 NV_ERROR(dev, "unknown parameter %lld\n", setparam->param);
856                 return -EINVAL;
857         }
858
859         return 0;
860 }
861
862 /* Wait until (value(reg) & mask) == val, up until timeout has hit */
863 bool nouveau_wait_until(struct drm_device *dev, uint64_t timeout,
864                         uint32_t reg, uint32_t mask, uint32_t val)
865 {
866         struct drm_nouveau_private *dev_priv = dev->dev_private;
867         struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
868         uint64_t start = ptimer->read(dev);
869
870         do {
871                 if ((nv_rd32(dev, reg) & mask) == val)
872                         return true;
873         } while (ptimer->read(dev) - start < timeout);
874
875         return false;
876 }
877
878 /* Waits for PGRAPH to go completely idle */
879 bool nouveau_wait_for_idle(struct drm_device *dev)
880 {
881         if (!nv_wait(NV04_PGRAPH_STATUS, 0xffffffff, 0x00000000)) {
882                 NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
883                          nv_rd32(dev, NV04_PGRAPH_STATUS));
884                 return false;
885         }
886
887         return true;
888 }
889