1 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
29 * The Bridge device's PCI config space has information about the
30 * fb aperture size and the amount of pre-reserved memory.
32 #define INTEL_GMCH_CTRL 0x52
33 #define INTEL_GMCH_VGA_DISABLE (1 << 1)
34 #define INTEL_GMCH_ENABLED 0x4
35 #define INTEL_GMCH_MEM_MASK 0x1
36 #define INTEL_GMCH_MEM_64M 0x1
37 #define INTEL_GMCH_MEM_128M 0
39 #define INTEL_GMCH_GMS_MASK (0xf << 4)
40 #define INTEL_855_GMCH_GMS_DISABLED (0x0 << 4)
41 #define INTEL_855_GMCH_GMS_STOLEN_1M (0x1 << 4)
42 #define INTEL_855_GMCH_GMS_STOLEN_4M (0x2 << 4)
43 #define INTEL_855_GMCH_GMS_STOLEN_8M (0x3 << 4)
44 #define INTEL_855_GMCH_GMS_STOLEN_16M (0x4 << 4)
45 #define INTEL_855_GMCH_GMS_STOLEN_32M (0x5 << 4)
47 #define INTEL_915G_GMCH_GMS_STOLEN_48M (0x6 << 4)
48 #define INTEL_915G_GMCH_GMS_STOLEN_64M (0x7 << 4)
49 #define INTEL_GMCH_GMS_STOLEN_128M (0x8 << 4)
50 #define INTEL_GMCH_GMS_STOLEN_256M (0x9 << 4)
51 #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
52 #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
53 #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
54 #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
56 /* PCI config space */
58 #define HPLLCC 0xc0 /* 855 only */
59 #define GC_CLOCK_CONTROL_MASK (0xf << 0)
60 #define GC_CLOCK_133_200 (0 << 0)
61 #define GC_CLOCK_100_200 (1 << 0)
62 #define GC_CLOCK_100_133 (2 << 0)
63 #define GC_CLOCK_166_250 (3 << 0)
65 #define GCFGC 0xf0 /* 915+ only */
66 #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
67 #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
68 #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
69 #define GC_DISPLAY_CLOCK_MASK (7 << 4)
70 #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
71 #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
72 #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
73 #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
74 #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
75 #define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
76 #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
77 #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
78 #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
79 #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
80 #define I945_GC_RENDER_CLOCK_MASK (7 << 0)
81 #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
82 #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
83 #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
84 #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
85 #define I915_GC_RENDER_CLOCK_MASK (7 << 0)
86 #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
87 #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
88 #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
91 #define GDRST_FULL (0<<2)
92 #define GDRST_RENDER (1<<2)
93 #define GDRST_MEDIA (3<<2)
97 #define VGA_ST01_MDA 0x3ba
98 #define VGA_ST01_CGA 0x3da
100 #define VGA_MSR_WRITE 0x3c2
101 #define VGA_MSR_READ 0x3cc
102 #define VGA_MSR_MEM_EN (1<<1)
103 #define VGA_MSR_CGA_MODE (1<<0)
105 #define VGA_SR_INDEX 0x3c4
106 #define VGA_SR_DATA 0x3c5
108 #define VGA_AR_INDEX 0x3c0
109 #define VGA_AR_VID_EN (1<<5)
110 #define VGA_AR_DATA_WRITE 0x3c0
111 #define VGA_AR_DATA_READ 0x3c1
113 #define VGA_GR_INDEX 0x3ce
114 #define VGA_GR_DATA 0x3cf
116 #define VGA_GR_MEM_READ_MODE_SHIFT 3
117 #define VGA_GR_MEM_READ_MODE_PLANE 1
119 #define VGA_GR_MEM_MODE_MASK 0xc
120 #define VGA_GR_MEM_MODE_SHIFT 2
121 #define VGA_GR_MEM_A0000_AFFFF 0
122 #define VGA_GR_MEM_A0000_BFFFF 1
123 #define VGA_GR_MEM_B0000_B7FFF 2
124 #define VGA_GR_MEM_B0000_BFFFF 3
126 #define VGA_DACMASK 0x3c6
127 #define VGA_DACRX 0x3c7
128 #define VGA_DACWX 0x3c8
129 #define VGA_DACDATA 0x3c9
131 #define VGA_CR_INDEX_MDA 0x3b4
132 #define VGA_CR_DATA_MDA 0x3b5
133 #define VGA_CR_INDEX_CGA 0x3d4
134 #define VGA_CR_DATA_CGA 0x3d5
137 * Memory interface instructions used by the kernel
139 #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
141 #define MI_NOOP MI_INSTR(0, 0)
142 #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
143 #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
144 #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
145 #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
146 #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
147 #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
148 #define MI_FLUSH MI_INSTR(0x04, 0)
149 #define MI_READ_FLUSH (1 << 0)
150 #define MI_EXE_FLUSH (1 << 1)
151 #define MI_NO_WRITE_FLUSH (1 << 2)
152 #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
153 #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
154 #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
155 #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
156 #define MI_OVERLAY_FLIP MI_INSTR(0x11,0)
157 #define MI_OVERLAY_CONTINUE (0x0<<21)
158 #define MI_OVERLAY_ON (0x1<<21)
159 #define MI_OVERLAY_OFF (0x2<<21)
160 #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
161 #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
162 #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
163 #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
164 #define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
165 #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
166 #define MI_STORE_DWORD_INDEX_SHIFT 2
167 #define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
168 #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
169 #define MI_BATCH_NON_SECURE (1)
170 #define MI_BATCH_NON_SECURE_I965 (1<<8)
171 #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
174 * 3D instructions used by the kernel
176 #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
178 #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
179 #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
180 #define SC_UPDATE_SCISSOR (0x1<<1)
181 #define SC_ENABLE_MASK (0x1<<0)
182 #define SC_ENABLE (0x1<<0)
183 #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
184 #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
185 #define SCI_YMIN_MASK (0xffff<<16)
186 #define SCI_XMIN_MASK (0xffff<<0)
187 #define SCI_YMAX_MASK (0xffff<<16)
188 #define SCI_XMAX_MASK (0xffff<<0)
189 #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
190 #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
191 #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
192 #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
193 #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
194 #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
195 #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
196 #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
197 #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
198 #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
199 #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
200 #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
201 #define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
202 #define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
203 #define BLT_DEPTH_8 (0<<24)
204 #define BLT_DEPTH_16_565 (1<<24)
205 #define BLT_DEPTH_16_1555 (2<<24)
206 #define BLT_DEPTH_32 (3<<24)
207 #define BLT_ROP_GXCOPY (0xcc<<16)
208 #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
209 #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
210 #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
211 #define ASYNC_FLIP (1<<22)
212 #define DISPLAY_PLANE_A (0<<20)
213 #define DISPLAY_PLANE_B (1<<20)
218 #define FENCE_REG_830_0 0x2000
219 #define FENCE_REG_945_8 0x3000
220 #define I830_FENCE_START_MASK 0x07f80000
221 #define I830_FENCE_TILING_Y_SHIFT 12
222 #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
223 #define I830_FENCE_PITCH_SHIFT 4
224 #define I830_FENCE_REG_VALID (1<<0)
225 #define I915_FENCE_MAX_PITCH_VAL 0x10
226 #define I830_FENCE_MAX_PITCH_VAL 6
227 #define I830_FENCE_MAX_SIZE_VAL (1<<8)
229 #define I915_FENCE_START_MASK 0x0ff00000
230 #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
232 #define FENCE_REG_965_0 0x03000
233 #define I965_FENCE_PITCH_SHIFT 2
234 #define I965_FENCE_TILING_Y_SHIFT 1
235 #define I965_FENCE_REG_VALID (1<<0)
236 #define I965_FENCE_MAX_PITCH_VAL 0x0400
238 #define FENCE_REG_SANDYBRIDGE_0 0x100000
239 #define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
242 * Instruction and interrupt control regs
244 #define PGTBL_ER 0x02024
245 #define PRB0_TAIL 0x02030
246 #define PRB0_HEAD 0x02034
247 #define PRB0_START 0x02038
248 #define PRB0_CTL 0x0203c
249 #define TAIL_ADDR 0x001FFFF8
250 #define HEAD_WRAP_COUNT 0xFFE00000
251 #define HEAD_WRAP_ONE 0x00200000
252 #define HEAD_ADDR 0x001FFFFC
253 #define RING_NR_PAGES 0x001FF000
254 #define RING_REPORT_MASK 0x00000006
255 #define RING_REPORT_64K 0x00000002
256 #define RING_REPORT_128K 0x00000004
257 #define RING_NO_REPORT 0x00000000
258 #define RING_VALID_MASK 0x00000001
259 #define RING_VALID 0x00000001
260 #define RING_INVALID 0x00000000
261 #define PRB1_TAIL 0x02040 /* 915+ only */
262 #define PRB1_HEAD 0x02044 /* 915+ only */
263 #define PRB1_START 0x02048 /* 915+ only */
264 #define PRB1_CTL 0x0204c /* 915+ only */
265 #define IPEIR_I965 0x02064
266 #define IPEHR_I965 0x02068
267 #define INSTDONE_I965 0x0206c
268 #define INSTPS 0x02070 /* 965+ only */
269 #define INSTDONE1 0x0207c /* 965+ only */
270 #define ACTHD_I965 0x02074
271 #define HWS_PGA 0x02080
272 #define HWS_ADDRESS_MASK 0xfffff000
273 #define HWS_START_ADDRESS_SHIFT 4
274 #define PWRCTXA 0x2088 /* 965GM+ only */
275 #define PWRCTX_EN (1<<0)
276 #define IPEIR 0x02088
277 #define IPEHR 0x0208c
278 #define INSTDONE 0x02090
279 #define NOPID 0x02094
280 #define HWSTAM 0x02098
281 #define SCPD0 0x0209c /* 915+ only */
286 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
287 #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
288 #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
289 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
290 #define I915_HWB_OOM_INTERRUPT (1<<13)
291 #define I915_SYNC_STATUS_INTERRUPT (1<<12)
292 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
293 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
294 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
295 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
296 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
297 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
298 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
299 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
300 #define I915_DEBUG_INTERRUPT (1<<2)
301 #define I915_USER_INTERRUPT (1<<1)
302 #define I915_ASLE_INTERRUPT (1<<0)
306 #define GM45_ERROR_PAGE_TABLE (1<<5)
307 #define GM45_ERROR_MEM_PRIV (1<<4)
308 #define I915_ERROR_PAGE_TABLE (1<<4)
309 #define GM45_ERROR_CP_PRIV (1<<3)
310 #define I915_ERROR_MEMORY_REFRESH (1<<1)
311 #define I915_ERROR_INSTRUCTION (1<<0)
312 #define INSTPM 0x020c0
313 #define INSTPM_SELF_EN (1<<12) /* 915GM only */
314 #define ACTHD 0x020c8
315 #define FW_BLC 0x020d8
316 #define FW_BLC2 0x020dc
317 #define FW_BLC_SELF 0x020e0 /* 915+ only */
318 #define FW_BLC_SELF_EN_MASK (1<<31)
319 #define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
320 #define FW_BLC_SELF_EN (1<<15) /* 945 only */
321 #define MM_BURST_LENGTH 0x00700000
322 #define MM_FIFO_WATERMARK 0x0001F000
323 #define LM_BURST_LENGTH 0x00000700
324 #define LM_FIFO_WATERMARK 0x0000001F
325 #define MI_ARB_STATE 0x020e4 /* 915+ only */
326 #define CACHE_MODE_0 0x02120 /* 915+ only */
327 #define CM0_MASK_SHIFT 16
328 #define CM0_IZ_OPT_DISABLE (1<<6)
329 #define CM0_ZR_OPT_DISABLE (1<<5)
330 #define CM0_DEPTH_EVICT_DISABLE (1<<4)
331 #define CM0_COLOR_EVICT_DISABLE (1<<3)
332 #define CM0_DEPTH_WRITE_DISABLE (1<<1)
333 #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
334 #define BB_ADDR 0x02140 /* 8 bytes */
335 #define GFX_FLSH_CNTL 0x02170 /* 915+ only */
339 * Framebuffer compression (915+ only)
342 #define FBC_CFB_BASE 0x03200 /* 4k page aligned */
343 #define FBC_LL_BASE 0x03204 /* 4k page aligned */
344 #define FBC_CONTROL 0x03208
345 #define FBC_CTL_EN (1<<31)
346 #define FBC_CTL_PERIODIC (1<<30)
347 #define FBC_CTL_INTERVAL_SHIFT (16)
348 #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
349 #define FBC_C3_IDLE (1<<13)
350 #define FBC_CTL_STRIDE_SHIFT (5)
351 #define FBC_CTL_FENCENO (1<<0)
352 #define FBC_COMMAND 0x0320c
353 #define FBC_CMD_COMPRESS (1<<0)
354 #define FBC_STATUS 0x03210
355 #define FBC_STAT_COMPRESSING (1<<31)
356 #define FBC_STAT_COMPRESSED (1<<30)
357 #define FBC_STAT_MODIFIED (1<<29)
358 #define FBC_STAT_CURRENT_LINE (1<<0)
359 #define FBC_CONTROL2 0x03214
360 #define FBC_CTL_FENCE_DBL (0<<4)
361 #define FBC_CTL_IDLE_IMM (0<<2)
362 #define FBC_CTL_IDLE_FULL (1<<2)
363 #define FBC_CTL_IDLE_LINE (2<<2)
364 #define FBC_CTL_IDLE_DEBUG (3<<2)
365 #define FBC_CTL_CPU_FENCE (1<<1)
366 #define FBC_CTL_PLANEA (0<<0)
367 #define FBC_CTL_PLANEB (1<<0)
368 #define FBC_FENCE_OFF 0x0321b
369 #define FBC_TAG 0x03300
371 #define FBC_LL_SIZE (1536)
373 /* Framebuffer compression for GM45+ */
374 #define DPFC_CB_BASE 0x3200
375 #define DPFC_CONTROL 0x3208
376 #define DPFC_CTL_EN (1<<31)
377 #define DPFC_CTL_PLANEA (0<<30)
378 #define DPFC_CTL_PLANEB (1<<30)
379 #define DPFC_CTL_FENCE_EN (1<<29)
380 #define DPFC_SR_EN (1<<10)
381 #define DPFC_CTL_LIMIT_1X (0<<6)
382 #define DPFC_CTL_LIMIT_2X (1<<6)
383 #define DPFC_CTL_LIMIT_4X (2<<6)
384 #define DPFC_RECOMP_CTL 0x320c
385 #define DPFC_RECOMP_STALL_EN (1<<27)
386 #define DPFC_RECOMP_STALL_WM_SHIFT (16)
387 #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
388 #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
389 #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
390 #define DPFC_STATUS 0x3210
391 #define DPFC_INVAL_SEG_SHIFT (16)
392 #define DPFC_INVAL_SEG_MASK (0x07ff0000)
393 #define DPFC_COMP_SEG_SHIFT (0)
394 #define DPFC_COMP_SEG_MASK (0x000003ff)
395 #define DPFC_STATUS2 0x3214
396 #define DPFC_FENCE_YOFF 0x3218
397 #define DPFC_CHICKEN 0x3224
398 #define DPFC_HT_MODIFY (1<<31)
411 # define GPIO_CLOCK_DIR_MASK (1 << 0)
412 # define GPIO_CLOCK_DIR_IN (0 << 1)
413 # define GPIO_CLOCK_DIR_OUT (1 << 1)
414 # define GPIO_CLOCK_VAL_MASK (1 << 2)
415 # define GPIO_CLOCK_VAL_OUT (1 << 3)
416 # define GPIO_CLOCK_VAL_IN (1 << 4)
417 # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
418 # define GPIO_DATA_DIR_MASK (1 << 8)
419 # define GPIO_DATA_DIR_IN (0 << 9)
420 # define GPIO_DATA_DIR_OUT (1 << 9)
421 # define GPIO_DATA_VAL_MASK (1 << 10)
422 # define GPIO_DATA_VAL_OUT (1 << 11)
423 # define GPIO_DATA_VAL_IN (1 << 12)
424 # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
426 #define GMBUS0 0x5100
427 #define GMBUS1 0x5104
428 #define GMBUS2 0x5108
429 #define GMBUS3 0x510c
430 #define GMBUS4 0x5110
431 #define GMBUS5 0x5120
434 * Clock control & power management
439 #define VGA_PD 0x6010
440 #define VGA0_PD_P2_DIV_4 (1 << 7)
441 #define VGA0_PD_P1_DIV_2 (1 << 5)
442 #define VGA0_PD_P1_SHIFT 0
443 #define VGA0_PD_P1_MASK (0x1f << 0)
444 #define VGA1_PD_P2_DIV_4 (1 << 15)
445 #define VGA1_PD_P1_DIV_2 (1 << 13)
446 #define VGA1_PD_P1_SHIFT 8
447 #define VGA1_PD_P1_MASK (0x1f << 8)
448 #define DPLL_A 0x06014
449 #define DPLL_B 0x06018
450 #define DPLL_VCO_ENABLE (1 << 31)
451 #define DPLL_DVO_HIGH_SPEED (1 << 30)
452 #define DPLL_SYNCLOCK_ENABLE (1 << 29)
453 #define DPLL_VGA_MODE_DIS (1 << 28)
454 #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
455 #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
456 #define DPLL_MODE_MASK (3 << 26)
457 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
458 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
459 #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
460 #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
461 #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
462 #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
463 #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
465 #define I915_FIFO_UNDERRUN_STATUS (1UL<<31)
466 #define I915_CRC_ERROR_ENABLE (1UL<<29)
467 #define I915_CRC_DONE_ENABLE (1UL<<28)
468 #define I915_GMBUS_EVENT_ENABLE (1UL<<27)
469 #define I915_VSYNC_INTERRUPT_ENABLE (1UL<<25)
470 #define I915_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
471 #define I915_DPST_EVENT_ENABLE (1UL<<23)
472 #define I915_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
473 #define I915_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
474 #define I915_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
475 #define I915_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
476 #define I915_VBLANK_INTERRUPT_ENABLE (1UL<<17)
477 #define I915_OVERLAY_UPDATED_ENABLE (1UL<<16)
478 #define I915_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
479 #define I915_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
480 #define I915_GMBUS_INTERRUPT_STATUS (1UL<<11)
481 #define I915_VSYNC_INTERRUPT_STATUS (1UL<<9)
482 #define I915_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
483 #define I915_DPST_EVENT_STATUS (1UL<<7)
484 #define I915_LEGACY_BLC_EVENT_STATUS (1UL<<6)
485 #define I915_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
486 #define I915_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
487 #define I915_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
488 #define I915_VBLANK_INTERRUPT_STATUS (1UL<<1)
489 #define I915_OVERLAY_UPDATED_STATUS (1UL<<0)
491 #define SRX_INDEX 0x3c4
492 #define SRX_DATA 0x3c5
494 #define SR01_SCREEN_OFF (1<<5)
497 #define PPCR_ON (1<<0)
500 #define DVOB_ON (1<<31)
502 #define DVOC_ON (1<<31)
504 #define LVDS_ON (1<<31)
507 #define ADPA_DPMS_MASK (~(3<<10))
508 #define ADPA_DPMS_ON (0<<10)
509 #define ADPA_DPMS_SUSPEND (1<<10)
510 #define ADPA_DPMS_STANDBY (2<<10)
511 #define ADPA_DPMS_OFF (3<<10)
513 #define RING_TAIL 0x00
514 #define TAIL_ADDR 0x001FFFF8
515 #define RING_HEAD 0x04
516 #define HEAD_WRAP_COUNT 0xFFE00000
517 #define HEAD_WRAP_ONE 0x00200000
518 #define HEAD_ADDR 0x001FFFFC
519 #define RING_START 0x08
520 #define START_ADDR 0xFFFFF000
521 #define RING_LEN 0x0C
522 #define RING_NR_PAGES 0x001FF000
523 #define RING_REPORT_MASK 0x00000006
524 #define RING_REPORT_64K 0x00000002
525 #define RING_REPORT_128K 0x00000004
526 #define RING_NO_REPORT 0x00000000
527 #define RING_VALID_MASK 0x00000001
528 #define RING_VALID 0x00000001
529 #define RING_INVALID 0x00000000
531 /* Scratch pad debug 0 reg:
533 #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
535 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
536 * this field (only one bit may be set).
538 #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
539 #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
540 #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
541 /* i830, required in DVO non-gang */
542 #define PLL_P2_DIVIDE_BY_4 (1 << 23)
543 #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
544 #define PLL_REF_INPUT_DREFCLK (0 << 13)
545 #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
546 #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
547 #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
548 #define PLL_REF_INPUT_MASK (3 << 13)
549 #define PLL_LOAD_PULSE_PHASE_SHIFT 9
551 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
552 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
553 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
554 # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
555 # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
558 * Parallel to Serial Load Pulse phase selection.
559 * Selects the phase for the 10X DPLL clock for the PCIe
560 * digital display port. The range is 4 to 13; 10 or more
561 * is just a flip delay. The default is 6
563 #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
564 #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
566 * SDVO multiplier for 945G/GM. Not used on 965.
568 #define SDVO_MULTIPLIER_MASK 0x000000ff
569 #define SDVO_MULTIPLIER_SHIFT_HIRES 4
570 #define SDVO_MULTIPLIER_SHIFT_VGA 0
571 #define DPLL_A_MD 0x0601c /* 965+ only */
573 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
575 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
577 #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
578 #define DPLL_MD_UDI_DIVIDER_SHIFT 24
579 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
580 #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
581 #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
583 * SDVO/UDI pixel multiplier.
585 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
586 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
587 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
588 * dummy bytes in the datastream at an increased clock rate, with both sides of
589 * the link knowing how many bytes are fill.
591 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
592 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
593 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
594 * through an SDVO command.
596 * This register field has values of multiplication factor minus 1, with
597 * a maximum multiplier of 5 for SDVO.
599 #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
600 #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
602 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
603 * This best be set to the default value (3) or the CRT won't work. No,
604 * I don't entirely understand what this does...
606 #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
607 #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
608 #define DPLL_B_MD 0x06020 /* 965+ only */
613 #define FP_N_DIV_MASK 0x003f0000
614 #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
615 #define FP_N_DIV_SHIFT 16
616 #define FP_M1_DIV_MASK 0x00003f00
617 #define FP_M1_DIV_SHIFT 8
618 #define FP_M2_DIV_MASK 0x0000003f
619 #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
620 #define FP_M2_DIV_SHIFT 0
621 #define DPLL_TEST 0x606c
622 #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
623 #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
624 #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
625 #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
626 #define DPLLB_TEST_N_BYPASS (1 << 19)
627 #define DPLLB_TEST_M_BYPASS (1 << 18)
628 #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
629 #define DPLLA_TEST_N_BYPASS (1 << 3)
630 #define DPLLA_TEST_M_BYPASS (1 << 2)
631 #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
632 #define D_STATE 0x6104
633 #define DSTATE_PLL_D3_OFF (1<<3)
634 #define DSTATE_GFX_CLOCK_GATING (1<<1)
635 #define DSTATE_DOT_CLOCK_GATING (1<<0)
636 #define DSPCLK_GATE_D 0x6200
637 # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
638 # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
639 # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
640 # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
641 # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
642 # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
643 # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
644 # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
645 # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
646 # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
647 # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
648 # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
649 # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
650 # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
651 # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
652 # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
653 # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
654 # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
655 # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
656 # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
657 # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
658 # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
659 # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
660 # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
661 # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
662 # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
663 # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
664 # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
666 * This bit must be set on the 830 to prevent hangs when turning off the
669 # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
670 # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
671 # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
672 # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
673 # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
675 #define RENCLK_GATE_D1 0x6204
676 # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
677 # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
678 # define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
679 # define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
680 # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
681 # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
682 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
683 # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
684 # define MAG_CLOCK_GATE_DISABLE (1 << 5)
685 /** This bit must be unset on 855,865 */
686 # define MECI_CLOCK_GATE_DISABLE (1 << 4)
687 # define DCMP_CLOCK_GATE_DISABLE (1 << 3)
688 # define MEC_CLOCK_GATE_DISABLE (1 << 2)
689 # define MECO_CLOCK_GATE_DISABLE (1 << 1)
690 /** This bit must be set on 855,865. */
691 # define SV_CLOCK_GATE_DISABLE (1 << 0)
692 # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
693 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
694 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
695 # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
696 # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
697 # define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
698 # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
699 # define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
700 # define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
701 # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
702 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
703 # define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
704 # define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
705 # define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
706 # define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
707 # define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
708 # define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
710 # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
711 /** This bit must always be set on 965G/965GM */
712 # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
713 # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
714 # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
715 # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
716 # define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
717 # define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
718 /** This bit must always be set on 965G */
719 # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
720 # define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
721 # define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
722 # define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
723 # define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
724 # define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
725 # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
726 # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
727 # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
728 # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
729 # define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
730 # define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
731 # define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
732 # define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
733 # define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
734 # define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
735 # define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
736 # define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
737 # define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
739 #define RENCLK_GATE_D2 0x6208
740 #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
741 #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
742 #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
743 #define RAMCLK_GATE_D 0x6210 /* CRL only */
744 #define DEUC 0x6214 /* CRL only */
750 #define PALETTE_A 0x0a000
751 #define PALETTE_B 0x0a800
758 * This mirrors the MCHBAR MMIO space whose location is determined by
759 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
760 * every way. It is not accessible from the CP register read instructions.
763 #define MCHBAR_MIRROR_BASE 0x10000
765 /** 915-945 and GM965 MCH register controlling DRAM channel access */
767 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
768 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
769 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
770 #define DCC_ADDRESSING_MODE_MASK (3 << 0)
771 #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
772 #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
774 /** 965 MCH register controlling DRAM channel configuration */
775 #define C0DRB3 0x10206
776 #define C1DRB3 0x10606
778 /* Clocking configuration register */
779 #define CLKCFG 0x10c00
780 #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
781 #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
782 #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
783 #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
784 #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
785 #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
786 /* Note, below two are guess */
787 #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
788 #define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
789 #define CLKCFG_FSB_MASK (7 << 0)
790 #define CLKCFG_MEM_533 (1 << 4)
791 #define CLKCFG_MEM_667 (2 << 4)
792 #define CLKCFG_MEM_800 (3 << 4)
793 #define CLKCFG_MEM_MASK (7 << 4)
795 #define CRSTANDVID 0x11100
796 #define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
797 #define PXVFREQ_PX_MASK 0x7f000000
798 #define PXVFREQ_PX_SHIFT 24
799 #define VIDFREQ_BASE 0x11110
800 #define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
801 #define VIDFREQ2 0x11114
802 #define VIDFREQ3 0x11118
803 #define VIDFREQ4 0x1111c
804 #define VIDFREQ_P0_MASK 0x1f000000
805 #define VIDFREQ_P0_SHIFT 24
806 #define VIDFREQ_P0_CSCLK_MASK 0x00f00000
807 #define VIDFREQ_P0_CSCLK_SHIFT 20
808 #define VIDFREQ_P0_CRCLK_MASK 0x000f0000
809 #define VIDFREQ_P0_CRCLK_SHIFT 16
810 #define VIDFREQ_P1_MASK 0x00001f00
811 #define VIDFREQ_P1_SHIFT 8
812 #define VIDFREQ_P1_CSCLK_MASK 0x000000f0
813 #define VIDFREQ_P1_CSCLK_SHIFT 4
814 #define VIDFREQ_P1_CRCLK_MASK 0x0000000f
815 #define INTTOEXT_BASE_ILK 0x11300
816 #define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
817 #define INTTOEXT_MAP3_SHIFT 24
818 #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
819 #define INTTOEXT_MAP2_SHIFT 16
820 #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
821 #define INTTOEXT_MAP1_SHIFT 8
822 #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
823 #define INTTOEXT_MAP0_SHIFT 0
824 #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
825 #define MEMSWCTL 0x11170 /* Ironlake only */
826 #define MEMCTL_CMD_MASK 0xe000
827 #define MEMCTL_CMD_SHIFT 13
828 #define MEMCTL_CMD_RCLK_OFF 0
829 #define MEMCTL_CMD_RCLK_ON 1
830 #define MEMCTL_CMD_CHFREQ 2
831 #define MEMCTL_CMD_CHVID 3
832 #define MEMCTL_CMD_VMMOFF 4
833 #define MEMCTL_CMD_VMMON 5
834 #define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
835 when command complete */
836 #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
837 #define MEMCTL_FREQ_SHIFT 8
838 #define MEMCTL_SFCAVM (1<<7)
839 #define MEMCTL_TGT_VID_MASK 0x007f
840 #define MEMIHYST 0x1117c
841 #define MEMINTREN 0x11180 /* 16 bits */
842 #define MEMINT_RSEXIT_EN (1<<8)
843 #define MEMINT_CX_SUPR_EN (1<<7)
844 #define MEMINT_CONT_BUSY_EN (1<<6)
845 #define MEMINT_AVG_BUSY_EN (1<<5)
846 #define MEMINT_EVAL_CHG_EN (1<<4)
847 #define MEMINT_MON_IDLE_EN (1<<3)
848 #define MEMINT_UP_EVAL_EN (1<<2)
849 #define MEMINT_DOWN_EVAL_EN (1<<1)
850 #define MEMINT_SW_CMD_EN (1<<0)
851 #define MEMINTRSTR 0x11182 /* 16 bits */
852 #define MEM_RSEXIT_MASK 0xc000
853 #define MEM_RSEXIT_SHIFT 14
854 #define MEM_CONT_BUSY_MASK 0x3000
855 #define MEM_CONT_BUSY_SHIFT 12
856 #define MEM_AVG_BUSY_MASK 0x0c00
857 #define MEM_AVG_BUSY_SHIFT 10
858 #define MEM_EVAL_CHG_MASK 0x0300
859 #define MEM_EVAL_BUSY_SHIFT 8
860 #define MEM_MON_IDLE_MASK 0x00c0
861 #define MEM_MON_IDLE_SHIFT 6
862 #define MEM_UP_EVAL_MASK 0x0030
863 #define MEM_UP_EVAL_SHIFT 4
864 #define MEM_DOWN_EVAL_MASK 0x000c
865 #define MEM_DOWN_EVAL_SHIFT 2
866 #define MEM_SW_CMD_MASK 0x0003
867 #define MEM_INT_STEER_GFX 0
868 #define MEM_INT_STEER_CMR 1
869 #define MEM_INT_STEER_SMI 2
870 #define MEM_INT_STEER_SCI 3
871 #define MEMINTRSTS 0x11184
872 #define MEMINT_RSEXIT (1<<7)
873 #define MEMINT_CONT_BUSY (1<<6)
874 #define MEMINT_AVG_BUSY (1<<5)
875 #define MEMINT_EVAL_CHG (1<<4)
876 #define MEMINT_MON_IDLE (1<<3)
877 #define MEMINT_UP_EVAL (1<<2)
878 #define MEMINT_DOWN_EVAL (1<<1)
879 #define MEMINT_SW_CMD (1<<0)
880 #define MEMMODECTL 0x11190
881 #define MEMMODE_BOOST_EN (1<<31)
882 #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
883 #define MEMMODE_BOOST_FREQ_SHIFT 24
884 #define MEMMODE_IDLE_MODE_MASK 0x00030000
885 #define MEMMODE_IDLE_MODE_SHIFT 16
886 #define MEMMODE_IDLE_MODE_EVAL 0
887 #define MEMMODE_IDLE_MODE_CONT 1
888 #define MEMMODE_HWIDLE_EN (1<<15)
889 #define MEMMODE_SWMODE_EN (1<<14)
890 #define MEMMODE_RCLK_GATE (1<<13)
891 #define MEMMODE_HW_UPDATE (1<<12)
892 #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
893 #define MEMMODE_FSTART_SHIFT 8
894 #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
895 #define MEMMODE_FMAX_SHIFT 4
896 #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
897 #define RCBMAXAVG 0x1119c
898 #define MEMSWCTL2 0x1119e /* Cantiga only */
899 #define SWMEMCMD_RENDER_OFF (0 << 13)
900 #define SWMEMCMD_RENDER_ON (1 << 13)
901 #define SWMEMCMD_SWFREQ (2 << 13)
902 #define SWMEMCMD_TARVID (3 << 13)
903 #define SWMEMCMD_VRM_OFF (4 << 13)
904 #define SWMEMCMD_VRM_ON (5 << 13)
905 #define CMDSTS (1<<12)
906 #define SFCAVM (1<<11)
907 #define SWFREQ_MASK 0x0380 /* P0-7 */
908 #define SWFREQ_SHIFT 7
909 #define TARVID_MASK 0x001f
910 #define MEMSTAT_CTG 0x111a0
911 #define RCBMINAVG 0x111a0
912 #define RCUPEI 0x111b0
913 #define RCDNEI 0x111b4
914 #define MCHBAR_RENDER_STANDBY 0x111b8
915 #define RCX_SW_EXIT (1<<23)
916 #define RSX_STATUS_MASK 0x00700000
917 #define VIDCTL 0x111c0
918 #define VIDSTS 0x111c8
919 #define VIDSTART 0x111cc /* 8 bits */
920 #define MEMSTAT_ILK 0x111f8
921 #define MEMSTAT_VID_MASK 0x7f00
922 #define MEMSTAT_VID_SHIFT 8
923 #define MEMSTAT_PSTATE_MASK 0x00f8
924 #define MEMSTAT_PSTATE_SHIFT 3
925 #define MEMSTAT_MON_ACTV (1<<2)
926 #define MEMSTAT_SRC_CTL_MASK 0x0003
927 #define MEMSTAT_SRC_CTL_CORE 0
928 #define MEMSTAT_SRC_CTL_TRB 1
929 #define MEMSTAT_SRC_CTL_THM 2
930 #define MEMSTAT_SRC_CTL_STDBY 3
931 #define RCPREVBSYTUPAVG 0x113b8
932 #define RCPREVBSYTDNAVG 0x113bc
933 #define PEG_BAND_GAP_DATA 0x14d68
939 #define OVADD 0x30000
940 #define DOVSTA 0x30008
941 #define OC_BUF (0x3<<20)
942 #define OGAMC5 0x30010
943 #define OGAMC4 0x30014
944 #define OGAMC3 0x30018
945 #define OGAMC2 0x3001c
946 #define OGAMC1 0x30020
947 #define OGAMC0 0x30024
950 * Display engine regs
953 /* Pipe A timing regs */
954 #define HTOTAL_A 0x60000
955 #define HBLANK_A 0x60004
956 #define HSYNC_A 0x60008
957 #define VTOTAL_A 0x6000c
958 #define VBLANK_A 0x60010
959 #define VSYNC_A 0x60014
960 #define PIPEASRC 0x6001c
961 #define BCLRPAT_A 0x60020
963 /* Pipe B timing regs */
964 #define HTOTAL_B 0x61000
965 #define HBLANK_B 0x61004
966 #define HSYNC_B 0x61008
967 #define VTOTAL_B 0x6100c
968 #define VBLANK_B 0x61010
969 #define VSYNC_B 0x61014
970 #define PIPEBSRC 0x6101c
971 #define BCLRPAT_B 0x61020
973 /* VGA port control */
975 #define ADPA_DAC_ENABLE (1<<31)
976 #define ADPA_DAC_DISABLE 0
977 #define ADPA_PIPE_SELECT_MASK (1<<30)
978 #define ADPA_PIPE_A_SELECT 0
979 #define ADPA_PIPE_B_SELECT (1<<30)
980 #define ADPA_USE_VGA_HVPOLARITY (1<<15)
981 #define ADPA_SETS_HVPOLARITY 0
982 #define ADPA_VSYNC_CNTL_DISABLE (1<<11)
983 #define ADPA_VSYNC_CNTL_ENABLE 0
984 #define ADPA_HSYNC_CNTL_DISABLE (1<<10)
985 #define ADPA_HSYNC_CNTL_ENABLE 0
986 #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
987 #define ADPA_VSYNC_ACTIVE_LOW 0
988 #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
989 #define ADPA_HSYNC_ACTIVE_LOW 0
990 #define ADPA_DPMS_MASK (~(3<<10))
991 #define ADPA_DPMS_ON (0<<10)
992 #define ADPA_DPMS_SUSPEND (1<<10)
993 #define ADPA_DPMS_STANDBY (2<<10)
994 #define ADPA_DPMS_OFF (3<<10)
996 /* Hotplug control (945+ only) */
997 #define PORT_HOTPLUG_EN 0x61110
998 #define HDMIB_HOTPLUG_INT_EN (1 << 29)
999 #define DPB_HOTPLUG_INT_EN (1 << 29)
1000 #define HDMIC_HOTPLUG_INT_EN (1 << 28)
1001 #define DPC_HOTPLUG_INT_EN (1 << 28)
1002 #define HDMID_HOTPLUG_INT_EN (1 << 27)
1003 #define DPD_HOTPLUG_INT_EN (1 << 27)
1004 #define SDVOB_HOTPLUG_INT_EN (1 << 26)
1005 #define SDVOC_HOTPLUG_INT_EN (1 << 25)
1006 #define TV_HOTPLUG_INT_EN (1 << 18)
1007 #define CRT_HOTPLUG_INT_EN (1 << 9)
1008 #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
1009 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1010 /* must use period 64 on GM45 according to docs */
1011 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1012 #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1013 #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1014 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1015 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1016 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1017 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1018 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1019 #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1020 #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1021 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1022 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
1023 #define CRT_HOTPLUG_MASK (0x3fc) /* Bits 9-2 */
1024 #define CRT_FORCE_HOTPLUG_MASK 0xfffffe1f
1026 #define PORT_HOTPLUG_STAT 0x61114
1027 #define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
1028 #define DPB_HOTPLUG_INT_STATUS (1 << 29)
1029 #define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
1030 #define DPC_HOTPLUG_INT_STATUS (1 << 28)
1031 #define HDMID_HOTPLUG_INT_STATUS (1 << 27)
1032 #define DPD_HOTPLUG_INT_STATUS (1 << 27)
1033 #define CRT_HOTPLUG_INT_STATUS (1 << 11)
1034 #define TV_HOTPLUG_INT_STATUS (1 << 10)
1035 #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1036 #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1037 #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1038 #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1039 #define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1040 #define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1042 /* SDVO port control */
1043 #define SDVOB 0x61140
1044 #define SDVOC 0x61160
1045 #define SDVO_ENABLE (1 << 31)
1046 #define SDVO_PIPE_B_SELECT (1 << 30)
1047 #define SDVO_STALL_SELECT (1 << 29)
1048 #define SDVO_INTERRUPT_ENABLE (1 << 26)
1050 * 915G/GM SDVO pixel multiplier.
1052 * Programmed value is multiplier - 1, up to 5x.
1054 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1056 #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1057 #define SDVO_PORT_MULTIPLY_SHIFT 23
1058 #define SDVO_PHASE_SELECT_MASK (15 << 19)
1059 #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1060 #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1061 #define SDVOC_GANG_MODE (1 << 16)
1062 #define SDVO_ENCODING_SDVO (0x0 << 10)
1063 #define SDVO_ENCODING_HDMI (0x2 << 10)
1064 /** Requird for HDMI operation */
1065 #define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
1066 #define SDVO_BORDER_ENABLE (1 << 7)
1067 #define SDVO_AUDIO_ENABLE (1 << 6)
1068 /** New with 965, default is to be set */
1069 #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1070 /** New with 965, default is to be set */
1071 #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
1072 #define SDVOB_PCIE_CONCURRENCY (1 << 3)
1073 #define SDVO_DETECTED (1 << 2)
1074 /* Bits to be preserved when writing */
1075 #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1076 #define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1078 /* DVO port control */
1079 #define DVOA 0x61120
1080 #define DVOB 0x61140
1081 #define DVOC 0x61160
1082 #define DVO_ENABLE (1 << 31)
1083 #define DVO_PIPE_B_SELECT (1 << 30)
1084 #define DVO_PIPE_STALL_UNUSED (0 << 28)
1085 #define DVO_PIPE_STALL (1 << 28)
1086 #define DVO_PIPE_STALL_TV (2 << 28)
1087 #define DVO_PIPE_STALL_MASK (3 << 28)
1088 #define DVO_USE_VGA_SYNC (1 << 15)
1089 #define DVO_DATA_ORDER_I740 (0 << 14)
1090 #define DVO_DATA_ORDER_FP (1 << 14)
1091 #define DVO_VSYNC_DISABLE (1 << 11)
1092 #define DVO_HSYNC_DISABLE (1 << 10)
1093 #define DVO_VSYNC_TRISTATE (1 << 9)
1094 #define DVO_HSYNC_TRISTATE (1 << 8)
1095 #define DVO_BORDER_ENABLE (1 << 7)
1096 #define DVO_DATA_ORDER_GBRG (1 << 6)
1097 #define DVO_DATA_ORDER_RGGB (0 << 6)
1098 #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1099 #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1100 #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1101 #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1102 #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1103 #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1104 #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1105 #define DVO_PRESERVE_MASK (0x7<<24)
1106 #define DVOA_SRCDIM 0x61124
1107 #define DVOB_SRCDIM 0x61144
1108 #define DVOC_SRCDIM 0x61164
1109 #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1110 #define DVO_SRCDIM_VERTICAL_SHIFT 0
1112 /* LVDS port control */
1113 #define LVDS 0x61180
1115 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1116 * the DPLL semantics change when the LVDS is assigned to that pipe.
1118 #define LVDS_PORT_EN (1 << 31)
1119 /* Selects pipe B for LVDS data. Must be set on pre-965. */
1120 #define LVDS_PIPEB_SELECT (1 << 30)
1121 /* LVDS dithering flag on 965/g4x platform */
1122 #define LVDS_ENABLE_DITHER (1 << 25)
1123 /* Enable border for unscaled (or aspect-scaled) display */
1124 #define LVDS_BORDER_ENABLE (1 << 15)
1126 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1129 #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1130 #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1131 #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1133 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1134 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1137 #define LVDS_A3_POWER_MASK (3 << 6)
1138 #define LVDS_A3_POWER_DOWN (0 << 6)
1139 #define LVDS_A3_POWER_UP (3 << 6)
1141 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1144 #define LVDS_CLKB_POWER_MASK (3 << 4)
1145 #define LVDS_CLKB_POWER_DOWN (0 << 4)
1146 #define LVDS_CLKB_POWER_UP (3 << 4)
1148 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1149 * setting for whether we are in dual-channel mode. The B3 pair will
1150 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1152 #define LVDS_B0B3_POWER_MASK (3 << 2)
1153 #define LVDS_B0B3_POWER_DOWN (0 << 2)
1154 #define LVDS_B0B3_POWER_UP (3 << 2)
1156 /* Panel power sequencing */
1157 #define PP_STATUS 0x61200
1158 #define PP_ON (1 << 31)
1160 * Indicates that all dependencies of the panel are on:
1164 * - LVDS/DVOB/DVOC on
1166 #define PP_READY (1 << 30)
1167 #define PP_SEQUENCE_NONE (0 << 28)
1168 #define PP_SEQUENCE_ON (1 << 28)
1169 #define PP_SEQUENCE_OFF (2 << 28)
1170 #define PP_SEQUENCE_MASK 0x30000000
1171 #define PP_CONTROL 0x61204
1172 #define POWER_TARGET_ON (1 << 0)
1173 #define PP_ON_DELAYS 0x61208
1174 #define PP_OFF_DELAYS 0x6120c
1175 #define PP_DIVISOR 0x61210
1178 #define PFIT_CONTROL 0x61230
1179 #define PFIT_ENABLE (1 << 31)
1180 #define PFIT_PIPE_MASK (3 << 29)
1181 #define PFIT_PIPE_SHIFT 29
1182 #define VERT_INTERP_DISABLE (0 << 10)
1183 #define VERT_INTERP_BILINEAR (1 << 10)
1184 #define VERT_INTERP_MASK (3 << 10)
1185 #define VERT_AUTO_SCALE (1 << 9)
1186 #define HORIZ_INTERP_DISABLE (0 << 6)
1187 #define HORIZ_INTERP_BILINEAR (1 << 6)
1188 #define HORIZ_INTERP_MASK (3 << 6)
1189 #define HORIZ_AUTO_SCALE (1 << 5)
1190 #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
1191 #define PFIT_FILTER_FUZZY (0 << 24)
1192 #define PFIT_SCALING_AUTO (0 << 26)
1193 #define PFIT_SCALING_PROGRAMMED (1 << 26)
1194 #define PFIT_SCALING_PILLAR (2 << 26)
1195 #define PFIT_SCALING_LETTER (3 << 26)
1196 #define PFIT_PGM_RATIOS 0x61234
1197 #define PFIT_VERT_SCALE_MASK 0xfff00000
1198 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1200 #define PFIT_VERT_SCALE_SHIFT 20
1201 #define PFIT_VERT_SCALE_MASK 0xfff00000
1202 #define PFIT_HORIZ_SCALE_SHIFT 4
1203 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1205 #define PFIT_VERT_SCALE_SHIFT_965 16
1206 #define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1207 #define PFIT_HORIZ_SCALE_SHIFT_965 0
1208 #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1210 #define PFIT_AUTO_RATIOS 0x61238
1212 /* Backlight control */
1213 #define BLC_PWM_CTL 0x61254
1214 #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1215 #define BLC_PWM_CTL2 0x61250 /* 965+ only */
1216 #define BLM_COMBINATION_MODE (1 << 30)
1218 * This is the most significant 15 bits of the number of backlight cycles in a
1219 * complete cycle of the modulated backlight control.
1221 * The actual value is this field multiplied by two.
1223 #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1224 #define BLM_LEGACY_MODE (1 << 16)
1226 * This is the number of cycles out of the backlight modulation cycle for which
1227 * the backlight is on.
1229 * This field must be no greater than the number of cycles in the complete
1230 * backlight modulation cycle.
1232 #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1233 #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1235 #define BLC_HIST_CTL 0x61260
1237 /* TV port control */
1238 #define TV_CTL 0x68000
1239 /** Enables the TV encoder */
1240 # define TV_ENC_ENABLE (1 << 31)
1241 /** Sources the TV encoder input from pipe B instead of A. */
1242 # define TV_ENC_PIPEB_SELECT (1 << 30)
1243 /** Outputs composite video (DAC A only) */
1244 # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1245 /** Outputs SVideo video (DAC B/C) */
1246 # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1247 /** Outputs Component video (DAC A/B/C) */
1248 # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1249 /** Outputs Composite and SVideo (DAC A/B/C) */
1250 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1251 # define TV_TRILEVEL_SYNC (1 << 21)
1252 /** Enables slow sync generation (945GM only) */
1253 # define TV_SLOW_SYNC (1 << 20)
1254 /** Selects 4x oversampling for 480i and 576p */
1255 # define TV_OVERSAMPLE_4X (0 << 18)
1256 /** Selects 2x oversampling for 720p and 1080i */
1257 # define TV_OVERSAMPLE_2X (1 << 18)
1258 /** Selects no oversampling for 1080p */
1259 # define TV_OVERSAMPLE_NONE (2 << 18)
1260 /** Selects 8x oversampling */
1261 # define TV_OVERSAMPLE_8X (3 << 18)
1262 /** Selects progressive mode rather than interlaced */
1263 # define TV_PROGRESSIVE (1 << 17)
1264 /** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1265 # define TV_PAL_BURST (1 << 16)
1266 /** Field for setting delay of Y compared to C */
1267 # define TV_YC_SKEW_MASK (7 << 12)
1268 /** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1269 # define TV_ENC_SDP_FIX (1 << 11)
1271 * Enables a fix for the 915GM only.
1273 * Not sure what it does.
1275 # define TV_ENC_C0_FIX (1 << 10)
1276 /** Bits that must be preserved by software */
1277 # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
1278 # define TV_FUSE_STATE_MASK (3 << 4)
1279 /** Read-only state that reports all features enabled */
1280 # define TV_FUSE_STATE_ENABLED (0 << 4)
1281 /** Read-only state that reports that Macrovision is disabled in hardware*/
1282 # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1283 /** Read-only state that reports that TV-out is disabled in hardware. */
1284 # define TV_FUSE_STATE_DISABLED (2 << 4)
1285 /** Normal operation */
1286 # define TV_TEST_MODE_NORMAL (0 << 0)
1287 /** Encoder test pattern 1 - combo pattern */
1288 # define TV_TEST_MODE_PATTERN_1 (1 << 0)
1289 /** Encoder test pattern 2 - full screen vertical 75% color bars */
1290 # define TV_TEST_MODE_PATTERN_2 (2 << 0)
1291 /** Encoder test pattern 3 - full screen horizontal 75% color bars */
1292 # define TV_TEST_MODE_PATTERN_3 (3 << 0)
1293 /** Encoder test pattern 4 - random noise */
1294 # define TV_TEST_MODE_PATTERN_4 (4 << 0)
1295 /** Encoder test pattern 5 - linear color ramps */
1296 # define TV_TEST_MODE_PATTERN_5 (5 << 0)
1298 * This test mode forces the DACs to 50% of full output.
1300 * This is used for load detection in combination with TVDAC_SENSE_MASK
1302 # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1303 # define TV_TEST_MODE_MASK (7 << 0)
1305 #define TV_DAC 0x68004
1307 * Reports that DAC state change logic has reported change (RO).
1309 * This gets cleared when TV_DAC_STATE_EN is cleared
1311 # define TVDAC_STATE_CHG (1 << 31)
1312 # define TVDAC_SENSE_MASK (7 << 28)
1313 /** Reports that DAC A voltage is above the detect threshold */
1314 # define TVDAC_A_SENSE (1 << 30)
1315 /** Reports that DAC B voltage is above the detect threshold */
1316 # define TVDAC_B_SENSE (1 << 29)
1317 /** Reports that DAC C voltage is above the detect threshold */
1318 # define TVDAC_C_SENSE (1 << 28)
1320 * Enables DAC state detection logic, for load-based TV detection.
1322 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1323 * to off, for load detection to work.
1325 # define TVDAC_STATE_CHG_EN (1 << 27)
1326 /** Sets the DAC A sense value to high */
1327 # define TVDAC_A_SENSE_CTL (1 << 26)
1328 /** Sets the DAC B sense value to high */
1329 # define TVDAC_B_SENSE_CTL (1 << 25)
1330 /** Sets the DAC C sense value to high */
1331 # define TVDAC_C_SENSE_CTL (1 << 24)
1332 /** Overrides the ENC_ENABLE and DAC voltage levels */
1333 # define DAC_CTL_OVERRIDE (1 << 7)
1334 /** Sets the slew rate. Must be preserved in software */
1335 # define ENC_TVDAC_SLEW_FAST (1 << 6)
1336 # define DAC_A_1_3_V (0 << 4)
1337 # define DAC_A_1_1_V (1 << 4)
1338 # define DAC_A_0_7_V (2 << 4)
1339 # define DAC_A_MASK (3 << 4)
1340 # define DAC_B_1_3_V (0 << 2)
1341 # define DAC_B_1_1_V (1 << 2)
1342 # define DAC_B_0_7_V (2 << 2)
1343 # define DAC_B_MASK (3 << 2)
1344 # define DAC_C_1_3_V (0 << 0)
1345 # define DAC_C_1_1_V (1 << 0)
1346 # define DAC_C_0_7_V (2 << 0)
1347 # define DAC_C_MASK (3 << 0)
1350 * CSC coefficients are stored in a floating point format with 9 bits of
1351 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1352 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1353 * -1 (0x3) being the only legal negative value.
1355 #define TV_CSC_Y 0x68010
1356 # define TV_RY_MASK 0x07ff0000
1357 # define TV_RY_SHIFT 16
1358 # define TV_GY_MASK 0x00000fff
1359 # define TV_GY_SHIFT 0
1361 #define TV_CSC_Y2 0x68014
1362 # define TV_BY_MASK 0x07ff0000
1363 # define TV_BY_SHIFT 16
1365 * Y attenuation for component video.
1367 * Stored in 1.9 fixed point.
1369 # define TV_AY_MASK 0x000003ff
1370 # define TV_AY_SHIFT 0
1372 #define TV_CSC_U 0x68018
1373 # define TV_RU_MASK 0x07ff0000
1374 # define TV_RU_SHIFT 16
1375 # define TV_GU_MASK 0x000007ff
1376 # define TV_GU_SHIFT 0
1378 #define TV_CSC_U2 0x6801c
1379 # define TV_BU_MASK 0x07ff0000
1380 # define TV_BU_SHIFT 16
1382 * U attenuation for component video.
1384 * Stored in 1.9 fixed point.
1386 # define TV_AU_MASK 0x000003ff
1387 # define TV_AU_SHIFT 0
1389 #define TV_CSC_V 0x68020
1390 # define TV_RV_MASK 0x0fff0000
1391 # define TV_RV_SHIFT 16
1392 # define TV_GV_MASK 0x000007ff
1393 # define TV_GV_SHIFT 0
1395 #define TV_CSC_V2 0x68024
1396 # define TV_BV_MASK 0x07ff0000
1397 # define TV_BV_SHIFT 16
1399 * V attenuation for component video.
1401 * Stored in 1.9 fixed point.
1403 # define TV_AV_MASK 0x000007ff
1404 # define TV_AV_SHIFT 0
1406 #define TV_CLR_KNOBS 0x68028
1407 /** 2s-complement brightness adjustment */
1408 # define TV_BRIGHTNESS_MASK 0xff000000
1409 # define TV_BRIGHTNESS_SHIFT 24
1410 /** Contrast adjustment, as a 2.6 unsigned floating point number */
1411 # define TV_CONTRAST_MASK 0x00ff0000
1412 # define TV_CONTRAST_SHIFT 16
1413 /** Saturation adjustment, as a 2.6 unsigned floating point number */
1414 # define TV_SATURATION_MASK 0x0000ff00
1415 # define TV_SATURATION_SHIFT 8
1416 /** Hue adjustment, as an integer phase angle in degrees */
1417 # define TV_HUE_MASK 0x000000ff
1418 # define TV_HUE_SHIFT 0
1420 #define TV_CLR_LEVEL 0x6802c
1421 /** Controls the DAC level for black */
1422 # define TV_BLACK_LEVEL_MASK 0x01ff0000
1423 # define TV_BLACK_LEVEL_SHIFT 16
1424 /** Controls the DAC level for blanking */
1425 # define TV_BLANK_LEVEL_MASK 0x000001ff
1426 # define TV_BLANK_LEVEL_SHIFT 0
1428 #define TV_H_CTL_1 0x68030
1429 /** Number of pixels in the hsync. */
1430 # define TV_HSYNC_END_MASK 0x1fff0000
1431 # define TV_HSYNC_END_SHIFT 16
1432 /** Total number of pixels minus one in the line (display and blanking). */
1433 # define TV_HTOTAL_MASK 0x00001fff
1434 # define TV_HTOTAL_SHIFT 0
1436 #define TV_H_CTL_2 0x68034
1437 /** Enables the colorburst (needed for non-component color) */
1438 # define TV_BURST_ENA (1 << 31)
1439 /** Offset of the colorburst from the start of hsync, in pixels minus one. */
1440 # define TV_HBURST_START_SHIFT 16
1441 # define TV_HBURST_START_MASK 0x1fff0000
1442 /** Length of the colorburst */
1443 # define TV_HBURST_LEN_SHIFT 0
1444 # define TV_HBURST_LEN_MASK 0x0001fff
1446 #define TV_H_CTL_3 0x68038
1447 /** End of hblank, measured in pixels minus one from start of hsync */
1448 # define TV_HBLANK_END_SHIFT 16
1449 # define TV_HBLANK_END_MASK 0x1fff0000
1450 /** Start of hblank, measured in pixels minus one from start of hsync */
1451 # define TV_HBLANK_START_SHIFT 0
1452 # define TV_HBLANK_START_MASK 0x0001fff
1454 #define TV_V_CTL_1 0x6803c
1456 # define TV_NBR_END_SHIFT 16
1457 # define TV_NBR_END_MASK 0x07ff0000
1459 # define TV_VI_END_F1_SHIFT 8
1460 # define TV_VI_END_F1_MASK 0x00003f00
1462 # define TV_VI_END_F2_SHIFT 0
1463 # define TV_VI_END_F2_MASK 0x0000003f
1465 #define TV_V_CTL_2 0x68040
1466 /** Length of vsync, in half lines */
1467 # define TV_VSYNC_LEN_MASK 0x07ff0000
1468 # define TV_VSYNC_LEN_SHIFT 16
1469 /** Offset of the start of vsync in field 1, measured in one less than the
1470 * number of half lines.
1472 # define TV_VSYNC_START_F1_MASK 0x00007f00
1473 # define TV_VSYNC_START_F1_SHIFT 8
1475 * Offset of the start of vsync in field 2, measured in one less than the
1476 * number of half lines.
1478 # define TV_VSYNC_START_F2_MASK 0x0000007f
1479 # define TV_VSYNC_START_F2_SHIFT 0
1481 #define TV_V_CTL_3 0x68044
1482 /** Enables generation of the equalization signal */
1483 # define TV_EQUAL_ENA (1 << 31)
1484 /** Length of vsync, in half lines */
1485 # define TV_VEQ_LEN_MASK 0x007f0000
1486 # define TV_VEQ_LEN_SHIFT 16
1487 /** Offset of the start of equalization in field 1, measured in one less than
1488 * the number of half lines.
1490 # define TV_VEQ_START_F1_MASK 0x0007f00
1491 # define TV_VEQ_START_F1_SHIFT 8
1493 * Offset of the start of equalization in field 2, measured in one less than
1494 * the number of half lines.
1496 # define TV_VEQ_START_F2_MASK 0x000007f
1497 # define TV_VEQ_START_F2_SHIFT 0
1499 #define TV_V_CTL_4 0x68048
1501 * Offset to start of vertical colorburst, measured in one less than the
1502 * number of lines from vertical start.
1504 # define TV_VBURST_START_F1_MASK 0x003f0000
1505 # define TV_VBURST_START_F1_SHIFT 16
1507 * Offset to the end of vertical colorburst, measured in one less than the
1508 * number of lines from the start of NBR.
1510 # define TV_VBURST_END_F1_MASK 0x000000ff
1511 # define TV_VBURST_END_F1_SHIFT 0
1513 #define TV_V_CTL_5 0x6804c
1515 * Offset to start of vertical colorburst, measured in one less than the
1516 * number of lines from vertical start.
1518 # define TV_VBURST_START_F2_MASK 0x003f0000
1519 # define TV_VBURST_START_F2_SHIFT 16
1521 * Offset to the end of vertical colorburst, measured in one less than the
1522 * number of lines from the start of NBR.
1524 # define TV_VBURST_END_F2_MASK 0x000000ff
1525 # define TV_VBURST_END_F2_SHIFT 0
1527 #define TV_V_CTL_6 0x68050
1529 * Offset to start of vertical colorburst, measured in one less than the
1530 * number of lines from vertical start.
1532 # define TV_VBURST_START_F3_MASK 0x003f0000
1533 # define TV_VBURST_START_F3_SHIFT 16
1535 * Offset to the end of vertical colorburst, measured in one less than the
1536 * number of lines from the start of NBR.
1538 # define TV_VBURST_END_F3_MASK 0x000000ff
1539 # define TV_VBURST_END_F3_SHIFT 0
1541 #define TV_V_CTL_7 0x68054
1543 * Offset to start of vertical colorburst, measured in one less than the
1544 * number of lines from vertical start.
1546 # define TV_VBURST_START_F4_MASK 0x003f0000
1547 # define TV_VBURST_START_F4_SHIFT 16
1549 * Offset to the end of vertical colorburst, measured in one less than the
1550 * number of lines from the start of NBR.
1552 # define TV_VBURST_END_F4_MASK 0x000000ff
1553 # define TV_VBURST_END_F4_SHIFT 0
1555 #define TV_SC_CTL_1 0x68060
1556 /** Turns on the first subcarrier phase generation DDA */
1557 # define TV_SC_DDA1_EN (1 << 31)
1558 /** Turns on the first subcarrier phase generation DDA */
1559 # define TV_SC_DDA2_EN (1 << 30)
1560 /** Turns on the first subcarrier phase generation DDA */
1561 # define TV_SC_DDA3_EN (1 << 29)
1562 /** Sets the subcarrier DDA to reset frequency every other field */
1563 # define TV_SC_RESET_EVERY_2 (0 << 24)
1564 /** Sets the subcarrier DDA to reset frequency every fourth field */
1565 # define TV_SC_RESET_EVERY_4 (1 << 24)
1566 /** Sets the subcarrier DDA to reset frequency every eighth field */
1567 # define TV_SC_RESET_EVERY_8 (2 << 24)
1568 /** Sets the subcarrier DDA to never reset the frequency */
1569 # define TV_SC_RESET_NEVER (3 << 24)
1570 /** Sets the peak amplitude of the colorburst.*/
1571 # define TV_BURST_LEVEL_MASK 0x00ff0000
1572 # define TV_BURST_LEVEL_SHIFT 16
1573 /** Sets the increment of the first subcarrier phase generation DDA */
1574 # define TV_SCDDA1_INC_MASK 0x00000fff
1575 # define TV_SCDDA1_INC_SHIFT 0
1577 #define TV_SC_CTL_2 0x68064
1578 /** Sets the rollover for the second subcarrier phase generation DDA */
1579 # define TV_SCDDA2_SIZE_MASK 0x7fff0000
1580 # define TV_SCDDA2_SIZE_SHIFT 16
1581 /** Sets the increent of the second subcarrier phase generation DDA */
1582 # define TV_SCDDA2_INC_MASK 0x00007fff
1583 # define TV_SCDDA2_INC_SHIFT 0
1585 #define TV_SC_CTL_3 0x68068
1586 /** Sets the rollover for the third subcarrier phase generation DDA */
1587 # define TV_SCDDA3_SIZE_MASK 0x7fff0000
1588 # define TV_SCDDA3_SIZE_SHIFT 16
1589 /** Sets the increent of the third subcarrier phase generation DDA */
1590 # define TV_SCDDA3_INC_MASK 0x00007fff
1591 # define TV_SCDDA3_INC_SHIFT 0
1593 #define TV_WIN_POS 0x68070
1594 /** X coordinate of the display from the start of horizontal active */
1595 # define TV_XPOS_MASK 0x1fff0000
1596 # define TV_XPOS_SHIFT 16
1597 /** Y coordinate of the display from the start of vertical active (NBR) */
1598 # define TV_YPOS_MASK 0x00000fff
1599 # define TV_YPOS_SHIFT 0
1601 #define TV_WIN_SIZE 0x68074
1602 /** Horizontal size of the display window, measured in pixels*/
1603 # define TV_XSIZE_MASK 0x1fff0000
1604 # define TV_XSIZE_SHIFT 16
1606 * Vertical size of the display window, measured in pixels.
1608 * Must be even for interlaced modes.
1610 # define TV_YSIZE_MASK 0x00000fff
1611 # define TV_YSIZE_SHIFT 0
1613 #define TV_FILTER_CTL_1 0x68080
1615 * Enables automatic scaling calculation.
1617 * If set, the rest of the registers are ignored, and the calculated values can
1618 * be read back from the register.
1620 # define TV_AUTO_SCALE (1 << 31)
1622 * Disables the vertical filter.
1624 * This is required on modes more than 1024 pixels wide */
1625 # define TV_V_FILTER_BYPASS (1 << 29)
1626 /** Enables adaptive vertical filtering */
1627 # define TV_VADAPT (1 << 28)
1628 # define TV_VADAPT_MODE_MASK (3 << 26)
1629 /** Selects the least adaptive vertical filtering mode */
1630 # define TV_VADAPT_MODE_LEAST (0 << 26)
1631 /** Selects the moderately adaptive vertical filtering mode */
1632 # define TV_VADAPT_MODE_MODERATE (1 << 26)
1633 /** Selects the most adaptive vertical filtering mode */
1634 # define TV_VADAPT_MODE_MOST (3 << 26)
1636 * Sets the horizontal scaling factor.
1638 * This should be the fractional part of the horizontal scaling factor divided
1639 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
1641 * (src width - 1) / ((oversample * dest width) - 1)
1643 # define TV_HSCALE_FRAC_MASK 0x00003fff
1644 # define TV_HSCALE_FRAC_SHIFT 0
1646 #define TV_FILTER_CTL_2 0x68084
1648 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1650 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
1652 # define TV_VSCALE_INT_MASK 0x00038000
1653 # define TV_VSCALE_INT_SHIFT 15
1655 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1657 * \sa TV_VSCALE_INT_MASK
1659 # define TV_VSCALE_FRAC_MASK 0x00007fff
1660 # define TV_VSCALE_FRAC_SHIFT 0
1662 #define TV_FILTER_CTL_3 0x68088
1664 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1666 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
1668 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1670 # define TV_VSCALE_IP_INT_MASK 0x00038000
1671 # define TV_VSCALE_IP_INT_SHIFT 15
1673 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1675 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1677 * \sa TV_VSCALE_IP_INT_MASK
1679 # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
1680 # define TV_VSCALE_IP_FRAC_SHIFT 0
1682 #define TV_CC_CONTROL 0x68090
1683 # define TV_CC_ENABLE (1 << 31)
1685 * Specifies which field to send the CC data in.
1687 * CC data is usually sent in field 0.
1689 # define TV_CC_FID_MASK (1 << 27)
1690 # define TV_CC_FID_SHIFT 27
1691 /** Sets the horizontal position of the CC data. Usually 135. */
1692 # define TV_CC_HOFF_MASK 0x03ff0000
1693 # define TV_CC_HOFF_SHIFT 16
1694 /** Sets the vertical position of the CC data. Usually 21 */
1695 # define TV_CC_LINE_MASK 0x0000003f
1696 # define TV_CC_LINE_SHIFT 0
1698 #define TV_CC_DATA 0x68094
1699 # define TV_CC_RDY (1 << 31)
1700 /** Second word of CC data to be transmitted. */
1701 # define TV_CC_DATA_2_MASK 0x007f0000
1702 # define TV_CC_DATA_2_SHIFT 16
1703 /** First word of CC data to be transmitted. */
1704 # define TV_CC_DATA_1_MASK 0x0000007f
1705 # define TV_CC_DATA_1_SHIFT 0
1707 #define TV_H_LUMA_0 0x68100
1708 #define TV_H_LUMA_59 0x681ec
1709 #define TV_H_CHROMA_0 0x68200
1710 #define TV_H_CHROMA_59 0x682ec
1711 #define TV_V_LUMA_0 0x68300
1712 #define TV_V_LUMA_42 0x683a8
1713 #define TV_V_CHROMA_0 0x68400
1714 #define TV_V_CHROMA_42 0x684a8
1717 #define DP_A 0x64000 /* eDP */
1718 #define DP_B 0x64100
1719 #define DP_C 0x64200
1720 #define DP_D 0x64300
1722 #define DP_PORT_EN (1 << 31)
1723 #define DP_PIPEB_SELECT (1 << 30)
1725 /* Link training mode - select a suitable mode for each stage */
1726 #define DP_LINK_TRAIN_PAT_1 (0 << 28)
1727 #define DP_LINK_TRAIN_PAT_2 (1 << 28)
1728 #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
1729 #define DP_LINK_TRAIN_OFF (3 << 28)
1730 #define DP_LINK_TRAIN_MASK (3 << 28)
1731 #define DP_LINK_TRAIN_SHIFT 28
1733 /* Signal voltages. These are mostly controlled by the other end */
1734 #define DP_VOLTAGE_0_4 (0 << 25)
1735 #define DP_VOLTAGE_0_6 (1 << 25)
1736 #define DP_VOLTAGE_0_8 (2 << 25)
1737 #define DP_VOLTAGE_1_2 (3 << 25)
1738 #define DP_VOLTAGE_MASK (7 << 25)
1739 #define DP_VOLTAGE_SHIFT 25
1741 /* Signal pre-emphasis levels, like voltages, the other end tells us what
1744 #define DP_PRE_EMPHASIS_0 (0 << 22)
1745 #define DP_PRE_EMPHASIS_3_5 (1 << 22)
1746 #define DP_PRE_EMPHASIS_6 (2 << 22)
1747 #define DP_PRE_EMPHASIS_9_5 (3 << 22)
1748 #define DP_PRE_EMPHASIS_MASK (7 << 22)
1749 #define DP_PRE_EMPHASIS_SHIFT 22
1751 /* How many wires to use. I guess 3 was too hard */
1752 #define DP_PORT_WIDTH_1 (0 << 19)
1753 #define DP_PORT_WIDTH_2 (1 << 19)
1754 #define DP_PORT_WIDTH_4 (3 << 19)
1755 #define DP_PORT_WIDTH_MASK (7 << 19)
1757 /* Mystic DPCD version 1.1 special mode */
1758 #define DP_ENHANCED_FRAMING (1 << 18)
1761 #define DP_PLL_FREQ_270MHZ (0 << 16)
1762 #define DP_PLL_FREQ_160MHZ (1 << 16)
1763 #define DP_PLL_FREQ_MASK (3 << 16)
1765 /** locked once port is enabled */
1766 #define DP_PORT_REVERSAL (1 << 15)
1769 #define DP_PLL_ENABLE (1 << 14)
1771 /** sends the clock on lane 15 of the PEG for debug */
1772 #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
1774 #define DP_SCRAMBLING_DISABLE (1 << 12)
1775 #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
1777 /** limit RGB values to avoid confusing TVs */
1778 #define DP_COLOR_RANGE_16_235 (1 << 8)
1780 /** Turn on the audio link */
1781 #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
1783 /** vs and hs sync polarity */
1784 #define DP_SYNC_VS_HIGH (1 << 4)
1785 #define DP_SYNC_HS_HIGH (1 << 3)
1788 #define DP_DETECTED (1 << 2)
1790 /** The aux channel provides a way to talk to the
1791 * signal sink for DDC etc. Max packet size supported
1792 * is 20 bytes in each direction, hence the 5 fixed
1795 #define DPA_AUX_CH_CTL 0x64010
1796 #define DPA_AUX_CH_DATA1 0x64014
1797 #define DPA_AUX_CH_DATA2 0x64018
1798 #define DPA_AUX_CH_DATA3 0x6401c
1799 #define DPA_AUX_CH_DATA4 0x64020
1800 #define DPA_AUX_CH_DATA5 0x64024
1802 #define DPB_AUX_CH_CTL 0x64110
1803 #define DPB_AUX_CH_DATA1 0x64114
1804 #define DPB_AUX_CH_DATA2 0x64118
1805 #define DPB_AUX_CH_DATA3 0x6411c
1806 #define DPB_AUX_CH_DATA4 0x64120
1807 #define DPB_AUX_CH_DATA5 0x64124
1809 #define DPC_AUX_CH_CTL 0x64210
1810 #define DPC_AUX_CH_DATA1 0x64214
1811 #define DPC_AUX_CH_DATA2 0x64218
1812 #define DPC_AUX_CH_DATA3 0x6421c
1813 #define DPC_AUX_CH_DATA4 0x64220
1814 #define DPC_AUX_CH_DATA5 0x64224
1816 #define DPD_AUX_CH_CTL 0x64310
1817 #define DPD_AUX_CH_DATA1 0x64314
1818 #define DPD_AUX_CH_DATA2 0x64318
1819 #define DPD_AUX_CH_DATA3 0x6431c
1820 #define DPD_AUX_CH_DATA4 0x64320
1821 #define DPD_AUX_CH_DATA5 0x64324
1823 #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
1824 #define DP_AUX_CH_CTL_DONE (1 << 30)
1825 #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
1826 #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
1827 #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
1828 #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
1829 #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
1830 #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
1831 #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
1832 #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
1833 #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
1834 #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
1835 #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
1836 #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
1837 #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
1838 #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
1839 #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
1840 #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
1841 #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
1842 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
1843 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
1846 * Computing GMCH M and N values for the Display Port link
1848 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
1850 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
1852 * The GMCH value is used internally
1854 * bytes_per_pixel is the number of bytes coming out of the plane,
1855 * which is after the LUTs, so we want the bytes for our color format.
1856 * For our current usage, this is always 3, one byte for R, G and B.
1858 #define PIPEA_GMCH_DATA_M 0x70050
1859 #define PIPEB_GMCH_DATA_M 0x71050
1861 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
1862 #define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
1863 #define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
1865 #define PIPE_GMCH_DATA_M_MASK (0xffffff)
1867 #define PIPEA_GMCH_DATA_N 0x70054
1868 #define PIPEB_GMCH_DATA_N 0x71054
1869 #define PIPE_GMCH_DATA_N_MASK (0xffffff)
1872 * Computing Link M and N values for the Display Port link
1874 * Link M / N = pixel_clock / ls_clk
1876 * (the DP spec calls pixel_clock the 'strm_clk')
1878 * The Link value is transmitted in the Main Stream
1879 * Attributes and VB-ID.
1882 #define PIPEA_DP_LINK_M 0x70060
1883 #define PIPEB_DP_LINK_M 0x71060
1884 #define PIPEA_DP_LINK_M_MASK (0xffffff)
1886 #define PIPEA_DP_LINK_N 0x70064
1887 #define PIPEB_DP_LINK_N 0x71064
1888 #define PIPEA_DP_LINK_N_MASK (0xffffff)
1890 /* Display & cursor control */
1892 /* dithering flag on Ironlake */
1893 #define PIPE_ENABLE_DITHER (1 << 4)
1895 #define PIPEADSL 0x70000
1896 #define PIPEACONF 0x70008
1897 #define PIPEACONF_ENABLE (1<<31)
1898 #define PIPEACONF_DISABLE 0
1899 #define PIPEACONF_DOUBLE_WIDE (1<<30)
1900 #define I965_PIPECONF_ACTIVE (1<<30)
1901 #define PIPEACONF_SINGLE_WIDE 0
1902 #define PIPEACONF_PIPE_UNLOCKED 0
1903 #define PIPEACONF_PIPE_LOCKED (1<<25)
1904 #define PIPEACONF_PALETTE 0
1905 #define PIPEACONF_GAMMA (1<<24)
1906 #define PIPECONF_FORCE_BORDER (1<<25)
1907 #define PIPECONF_PROGRESSIVE (0 << 21)
1908 #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
1909 #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
1910 #define PIPECONF_CXSR_DOWNCLOCK (1<<16)
1911 #define PIPEASTAT 0x70024
1912 #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
1913 #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
1914 #define PIPE_CRC_DONE_ENABLE (1UL<<28)
1915 #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
1916 #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
1917 #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
1918 #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
1919 #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
1920 #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
1921 #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
1922 #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
1923 #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
1924 #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
1925 #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
1926 #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
1927 #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
1928 #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
1929 #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
1930 #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
1931 #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
1932 #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
1933 #define PIPE_DPST_EVENT_STATUS (1UL<<7)
1934 #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
1935 #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
1936 #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
1937 #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
1938 #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
1939 #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
1940 #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
1941 #define PIPE_BPC_MASK (7 << 5) /* Ironlake */
1942 #define PIPE_8BPC (0 << 5)
1943 #define PIPE_10BPC (1 << 5)
1944 #define PIPE_6BPC (2 << 5)
1945 #define PIPE_12BPC (3 << 5)
1947 #define DSPARB 0x70030
1948 #define DSPARB_CSTART_MASK (0x7f << 7)
1949 #define DSPARB_CSTART_SHIFT 7
1950 #define DSPARB_BSTART_MASK (0x7f)
1951 #define DSPARB_BSTART_SHIFT 0
1952 #define DSPARB_BEND_SHIFT 9 /* on 855 */
1953 #define DSPARB_AEND_SHIFT 0
1955 #define DSPFW1 0x70034
1956 #define DSPFW_SR_SHIFT 23
1957 #define DSPFW_CURSORB_SHIFT 16
1958 #define DSPFW_PLANEB_SHIFT 8
1959 #define DSPFW2 0x70038
1960 #define DSPFW_CURSORA_MASK 0x00003f00
1961 #define DSPFW_CURSORA_SHIFT 8
1962 #define DSPFW3 0x7003c
1963 #define DSPFW_HPLL_SR_EN (1<<31)
1964 #define DSPFW_CURSOR_SR_SHIFT 24
1965 #define PINEVIEW_SELF_REFRESH_EN (1<<30)
1967 /* FIFO watermark sizes etc */
1968 #define G4X_FIFO_LINE_SIZE 64
1969 #define I915_FIFO_LINE_SIZE 64
1970 #define I830_FIFO_LINE_SIZE 32
1972 #define G4X_FIFO_SIZE 127
1973 #define I945_FIFO_SIZE 127 /* 945 & 965 */
1974 #define I915_FIFO_SIZE 95
1975 #define I855GM_FIFO_SIZE 127 /* In cachelines */
1976 #define I830_FIFO_SIZE 95
1978 #define G4X_MAX_WM 0x3f
1979 #define I915_MAX_WM 0x3f
1981 #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
1982 #define PINEVIEW_FIFO_LINE_SIZE 64
1983 #define PINEVIEW_MAX_WM 0x1ff
1984 #define PINEVIEW_DFT_WM 0x3f
1985 #define PINEVIEW_DFT_HPLLOFF_WM 0
1986 #define PINEVIEW_GUARD_WM 10
1987 #define PINEVIEW_CURSOR_FIFO 64
1988 #define PINEVIEW_CURSOR_MAX_WM 0x3f
1989 #define PINEVIEW_CURSOR_DFT_WM 0
1990 #define PINEVIEW_CURSOR_GUARD_WM 5
1993 * The two pipe frame counter registers are not synchronized, so
1994 * reading a stable value is somewhat tricky. The following code
1998 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
1999 * PIPE_FRAME_HIGH_SHIFT;
2000 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2001 * PIPE_FRAME_LOW_SHIFT);
2002 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2003 * PIPE_FRAME_HIGH_SHIFT);
2004 * } while (high1 != high2);
2005 * frame = (high1 << 8) | low1;
2007 #define PIPEAFRAMEHIGH 0x70040
2008 #define PIPE_FRAME_HIGH_MASK 0x0000ffff
2009 #define PIPE_FRAME_HIGH_SHIFT 0
2010 #define PIPEAFRAMEPIXEL 0x70044
2011 #define PIPE_FRAME_LOW_MASK 0xff000000
2012 #define PIPE_FRAME_LOW_SHIFT 24
2013 #define PIPE_PIXEL_MASK 0x00ffffff
2014 #define PIPE_PIXEL_SHIFT 0
2015 /* GM45+ just has to be different */
2016 #define PIPEA_FRMCOUNT_GM45 0x70040
2017 #define PIPEA_FLIPCOUNT_GM45 0x70044
2019 /* Cursor A & B regs */
2020 #define CURACNTR 0x70080
2021 /* Old style CUR*CNTR flags (desktop 8xx) */
2022 #define CURSOR_ENABLE 0x80000000
2023 #define CURSOR_GAMMA_ENABLE 0x40000000
2024 #define CURSOR_STRIDE_MASK 0x30000000
2025 #define CURSOR_FORMAT_SHIFT 24
2026 #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2027 #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2028 #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2029 #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2030 #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2031 #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2032 /* New style CUR*CNTR flags */
2033 #define CURSOR_MODE 0x27
2034 #define CURSOR_MODE_DISABLE 0x00
2035 #define CURSOR_MODE_64_32B_AX 0x07
2036 #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
2037 #define MCURSOR_PIPE_SELECT (1 << 28)
2038 #define MCURSOR_PIPE_A 0x00
2039 #define MCURSOR_PIPE_B (1 << 28)
2040 #define MCURSOR_GAMMA_ENABLE (1 << 26)
2041 #define CURABASE 0x70084
2042 #define CURAPOS 0x70088
2043 #define CURSOR_POS_MASK 0x007FF
2044 #define CURSOR_POS_SIGN 0x8000
2045 #define CURSOR_X_SHIFT 0
2046 #define CURSOR_Y_SHIFT 16
2047 #define CURSIZE 0x700a0
2048 #define CURBCNTR 0x700c0
2049 #define CURBBASE 0x700c4
2050 #define CURBPOS 0x700c8
2052 /* Display A control */
2053 #define DSPACNTR 0x70180
2054 #define DISPLAY_PLANE_ENABLE (1<<31)
2055 #define DISPLAY_PLANE_DISABLE 0
2056 #define DISPPLANE_GAMMA_ENABLE (1<<30)
2057 #define DISPPLANE_GAMMA_DISABLE 0
2058 #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2059 #define DISPPLANE_8BPP (0x2<<26)
2060 #define DISPPLANE_15_16BPP (0x4<<26)
2061 #define DISPPLANE_16BPP (0x5<<26)
2062 #define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2063 #define DISPPLANE_32BPP (0x7<<26)
2064 #define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
2065 #define DISPPLANE_STEREO_ENABLE (1<<25)
2066 #define DISPPLANE_STEREO_DISABLE 0
2067 #define DISPPLANE_SEL_PIPE_MASK (1<<24)
2068 #define DISPPLANE_SEL_PIPE_A 0
2069 #define DISPPLANE_SEL_PIPE_B (1<<24)
2070 #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2071 #define DISPPLANE_SRC_KEY_DISABLE 0
2072 #define DISPPLANE_LINE_DOUBLE (1<<20)
2073 #define DISPPLANE_NO_LINE_DOUBLE 0
2074 #define DISPPLANE_STEREO_POLARITY_FIRST 0
2075 #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
2076 #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
2077 #define DISPPLANE_TILED (1<<10)
2078 #define DSPAADDR 0x70184
2079 #define DSPASTRIDE 0x70188
2080 #define DSPAPOS 0x7018C /* reserved */
2081 #define DSPASIZE 0x70190
2082 #define DSPASURF 0x7019C /* 965+ only */
2083 #define DSPATILEOFF 0x701A4 /* 965+ only */
2086 #define SWF00 0x71410
2087 #define SWF01 0x71414
2088 #define SWF02 0x71418
2089 #define SWF03 0x7141c
2090 #define SWF04 0x71420
2091 #define SWF05 0x71424
2092 #define SWF06 0x71428
2093 #define SWF10 0x70410
2094 #define SWF11 0x70414
2095 #define SWF14 0x71420
2096 #define SWF30 0x72414
2097 #define SWF31 0x72418
2098 #define SWF32 0x7241c
2101 #define PIPEBDSL 0x71000
2102 #define PIPEBCONF 0x71008
2103 #define PIPEBSTAT 0x71024
2104 #define PIPEBFRAMEHIGH 0x71040
2105 #define PIPEBFRAMEPIXEL 0x71044
2106 #define PIPEB_FRMCOUNT_GM45 0x71040
2107 #define PIPEB_FLIPCOUNT_GM45 0x71044
2110 /* Display B control */
2111 #define DSPBCNTR 0x71180
2112 #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2113 #define DISPPLANE_ALPHA_TRANS_DISABLE 0
2114 #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2115 #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
2116 #define DSPBADDR 0x71184
2117 #define DSPBSTRIDE 0x71188
2118 #define DSPBPOS 0x7118C
2119 #define DSPBSIZE 0x71190
2120 #define DSPBSURF 0x7119C
2121 #define DSPBTILEOFF 0x711A4
2124 #define VGACNTRL 0x71400
2125 # define VGA_DISP_DISABLE (1 << 31)
2126 # define VGA_2X_MODE (1 << 30)
2127 # define VGA_PIPE_B_SELECT (1 << 29)
2131 #define CPU_VGACNTRL 0x41000
2133 #define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
2134 #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
2135 #define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
2136 #define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
2137 #define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
2138 #define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
2139 #define DIGITAL_PORTA_NO_DETECT (0 << 0)
2140 #define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
2141 #define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
2143 /* refresh rate hardware control */
2144 #define RR_HW_CTL 0x45300
2145 #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
2146 #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
2148 #define FDI_PLL_BIOS_0 0x46000
2149 #define FDI_PLL_BIOS_1 0x46004
2150 #define FDI_PLL_BIOS_2 0x46008
2151 #define DISPLAY_PORT_PLL_BIOS_0 0x4600c
2152 #define DISPLAY_PORT_PLL_BIOS_1 0x46010
2153 #define DISPLAY_PORT_PLL_BIOS_2 0x46014
2155 #define FDI_PLL_FREQ_CTL 0x46030
2156 #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
2157 #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
2158 #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
2161 #define PIPEA_DATA_M1 0x60030
2162 #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
2163 #define TU_SIZE_MASK 0x7e000000
2164 #define PIPEA_DATA_M1_OFFSET 0
2165 #define PIPEA_DATA_N1 0x60034
2166 #define PIPEA_DATA_N1_OFFSET 0
2168 #define PIPEA_DATA_M2 0x60038
2169 #define PIPEA_DATA_M2_OFFSET 0
2170 #define PIPEA_DATA_N2 0x6003c
2171 #define PIPEA_DATA_N2_OFFSET 0
2173 #define PIPEA_LINK_M1 0x60040
2174 #define PIPEA_LINK_M1_OFFSET 0
2175 #define PIPEA_LINK_N1 0x60044
2176 #define PIPEA_LINK_N1_OFFSET 0
2178 #define PIPEA_LINK_M2 0x60048
2179 #define PIPEA_LINK_M2_OFFSET 0
2180 #define PIPEA_LINK_N2 0x6004c
2181 #define PIPEA_LINK_N2_OFFSET 0
2183 /* PIPEB timing regs are same start from 0x61000 */
2185 #define PIPEB_DATA_M1 0x61030
2186 #define PIPEB_DATA_M1_OFFSET 0
2187 #define PIPEB_DATA_N1 0x61034
2188 #define PIPEB_DATA_N1_OFFSET 0
2190 #define PIPEB_DATA_M2 0x61038
2191 #define PIPEB_DATA_M2_OFFSET 0
2192 #define PIPEB_DATA_N2 0x6103c
2193 #define PIPEB_DATA_N2_OFFSET 0
2195 #define PIPEB_LINK_M1 0x61040
2196 #define PIPEB_LINK_M1_OFFSET 0
2197 #define PIPEB_LINK_N1 0x61044
2198 #define PIPEB_LINK_N1_OFFSET 0
2200 #define PIPEB_LINK_M2 0x61048
2201 #define PIPEB_LINK_M2_OFFSET 0
2202 #define PIPEB_LINK_N2 0x6104c
2203 #define PIPEB_LINK_N2_OFFSET 0
2205 /* CPU panel fitter */
2206 #define PFA_CTL_1 0x68080
2207 #define PFB_CTL_1 0x68880
2208 #define PF_ENABLE (1<<31)
2209 #define PF_FILTER_MASK (3<<23)
2210 #define PF_FILTER_PROGRAMMED (0<<23)
2211 #define PF_FILTER_MED_3x3 (1<<23)
2212 #define PF_FILTER_EDGE_ENHANCE (2<<23)
2213 #define PF_FILTER_EDGE_SOFTEN (3<<23)
2214 #define PFA_WIN_SZ 0x68074
2215 #define PFB_WIN_SZ 0x68874
2216 #define PFA_WIN_POS 0x68070
2217 #define PFB_WIN_POS 0x68870
2219 /* legacy palette */
2220 #define LGC_PALETTE_A 0x4a000
2221 #define LGC_PALETTE_B 0x4a800
2224 #define DE_MASTER_IRQ_CONTROL (1 << 31)
2225 #define DE_SPRITEB_FLIP_DONE (1 << 29)
2226 #define DE_SPRITEA_FLIP_DONE (1 << 28)
2227 #define DE_PLANEB_FLIP_DONE (1 << 27)
2228 #define DE_PLANEA_FLIP_DONE (1 << 26)
2229 #define DE_PCU_EVENT (1 << 25)
2230 #define DE_GTT_FAULT (1 << 24)
2231 #define DE_POISON (1 << 23)
2232 #define DE_PERFORM_COUNTER (1 << 22)
2233 #define DE_PCH_EVENT (1 << 21)
2234 #define DE_AUX_CHANNEL_A (1 << 20)
2235 #define DE_DP_A_HOTPLUG (1 << 19)
2236 #define DE_GSE (1 << 18)
2237 #define DE_PIPEB_VBLANK (1 << 15)
2238 #define DE_PIPEB_EVEN_FIELD (1 << 14)
2239 #define DE_PIPEB_ODD_FIELD (1 << 13)
2240 #define DE_PIPEB_LINE_COMPARE (1 << 12)
2241 #define DE_PIPEB_VSYNC (1 << 11)
2242 #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
2243 #define DE_PIPEA_VBLANK (1 << 7)
2244 #define DE_PIPEA_EVEN_FIELD (1 << 6)
2245 #define DE_PIPEA_ODD_FIELD (1 << 5)
2246 #define DE_PIPEA_LINE_COMPARE (1 << 4)
2247 #define DE_PIPEA_VSYNC (1 << 3)
2248 #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
2250 #define DEISR 0x44000
2251 #define DEIMR 0x44004
2252 #define DEIIR 0x44008
2253 #define DEIER 0x4400c
2256 #define GT_SYNC_STATUS (1 << 2)
2257 #define GT_USER_INTERRUPT (1 << 0)
2259 #define GTISR 0x44010
2260 #define GTIMR 0x44014
2261 #define GTIIR 0x44018
2262 #define GTIER 0x4401c
2264 #define DISP_ARB_CTL 0x45000
2265 #define DISP_TILE_SURFACE_SWIZZLING (1<<13)
2269 /* south display engine interrupt */
2270 #define SDE_CRT_HOTPLUG (1 << 11)
2271 #define SDE_PORTD_HOTPLUG (1 << 10)
2272 #define SDE_PORTC_HOTPLUG (1 << 9)
2273 #define SDE_PORTB_HOTPLUG (1 << 8)
2274 #define SDE_SDVOB_HOTPLUG (1 << 6)
2275 #define SDE_HOTPLUG_MASK (0xf << 8)
2277 #define SDEISR 0xc4000
2278 #define SDEIMR 0xc4004
2279 #define SDEIIR 0xc4008
2280 #define SDEIER 0xc400c
2282 /* digital port hotplug */
2283 #define PCH_PORT_HOTPLUG 0xc4030
2284 #define PORTD_HOTPLUG_ENABLE (1 << 20)
2285 #define PORTD_PULSE_DURATION_2ms (0)
2286 #define PORTD_PULSE_DURATION_4_5ms (1 << 18)
2287 #define PORTD_PULSE_DURATION_6ms (2 << 18)
2288 #define PORTD_PULSE_DURATION_100ms (3 << 18)
2289 #define PORTD_HOTPLUG_NO_DETECT (0)
2290 #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
2291 #define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
2292 #define PORTC_HOTPLUG_ENABLE (1 << 12)
2293 #define PORTC_PULSE_DURATION_2ms (0)
2294 #define PORTC_PULSE_DURATION_4_5ms (1 << 10)
2295 #define PORTC_PULSE_DURATION_6ms (2 << 10)
2296 #define PORTC_PULSE_DURATION_100ms (3 << 10)
2297 #define PORTC_HOTPLUG_NO_DETECT (0)
2298 #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
2299 #define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
2300 #define PORTB_HOTPLUG_ENABLE (1 << 4)
2301 #define PORTB_PULSE_DURATION_2ms (0)
2302 #define PORTB_PULSE_DURATION_4_5ms (1 << 2)
2303 #define PORTB_PULSE_DURATION_6ms (2 << 2)
2304 #define PORTB_PULSE_DURATION_100ms (3 << 2)
2305 #define PORTB_HOTPLUG_NO_DETECT (0)
2306 #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
2307 #define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
2309 #define PCH_GPIOA 0xc5010
2310 #define PCH_GPIOB 0xc5014
2311 #define PCH_GPIOC 0xc5018
2312 #define PCH_GPIOD 0xc501c
2313 #define PCH_GPIOE 0xc5020
2314 #define PCH_GPIOF 0xc5024
2316 #define PCH_GMBUS0 0xc5100
2317 #define PCH_GMBUS1 0xc5104
2318 #define PCH_GMBUS2 0xc5108
2319 #define PCH_GMBUS3 0xc510c
2320 #define PCH_GMBUS4 0xc5110
2321 #define PCH_GMBUS5 0xc5120
2323 #define PCH_DPLL_A 0xc6014
2324 #define PCH_DPLL_B 0xc6018
2326 #define PCH_FPA0 0xc6040
2327 #define PCH_FPA1 0xc6044
2328 #define PCH_FPB0 0xc6048
2329 #define PCH_FPB1 0xc604c
2331 #define PCH_DPLL_TEST 0xc606c
2333 #define PCH_DREF_CONTROL 0xC6200
2334 #define DREF_CONTROL_MASK 0x7fc3
2335 #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
2336 #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
2337 #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
2338 #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
2339 #define DREF_SSC_SOURCE_DISABLE (0<<11)
2340 #define DREF_SSC_SOURCE_ENABLE (2<<11)
2341 #define DREF_SSC_SOURCE_MASK (3<<11)
2342 #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
2343 #define DREF_NONSPREAD_CK505_ENABLE (1<<9)
2344 #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
2345 #define DREF_NONSPREAD_SOURCE_MASK (3<<9)
2346 #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
2347 #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
2348 #define DREF_SSC4_DOWNSPREAD (0<<6)
2349 #define DREF_SSC4_CENTERSPREAD (1<<6)
2350 #define DREF_SSC1_DISABLE (0<<1)
2351 #define DREF_SSC1_ENABLE (1<<1)
2352 #define DREF_SSC4_DISABLE (0)
2353 #define DREF_SSC4_ENABLE (1)
2355 #define PCH_RAWCLK_FREQ 0xc6204
2356 #define FDL_TP1_TIMER_SHIFT 12
2357 #define FDL_TP1_TIMER_MASK (3<<12)
2358 #define FDL_TP2_TIMER_SHIFT 10
2359 #define FDL_TP2_TIMER_MASK (3<<10)
2360 #define RAWCLK_FREQ_MASK 0x3ff
2362 #define PCH_DPLL_TMR_CFG 0xc6208
2364 #define PCH_SSC4_PARMS 0xc6210
2365 #define PCH_SSC4_AUX_PARMS 0xc6214
2369 #define TRANS_HTOTAL_A 0xe0000
2370 #define TRANS_HTOTAL_SHIFT 16
2371 #define TRANS_HACTIVE_SHIFT 0
2372 #define TRANS_HBLANK_A 0xe0004
2373 #define TRANS_HBLANK_END_SHIFT 16
2374 #define TRANS_HBLANK_START_SHIFT 0
2375 #define TRANS_HSYNC_A 0xe0008
2376 #define TRANS_HSYNC_END_SHIFT 16
2377 #define TRANS_HSYNC_START_SHIFT 0
2378 #define TRANS_VTOTAL_A 0xe000c
2379 #define TRANS_VTOTAL_SHIFT 16
2380 #define TRANS_VACTIVE_SHIFT 0
2381 #define TRANS_VBLANK_A 0xe0010
2382 #define TRANS_VBLANK_END_SHIFT 16
2383 #define TRANS_VBLANK_START_SHIFT 0
2384 #define TRANS_VSYNC_A 0xe0014
2385 #define TRANS_VSYNC_END_SHIFT 16
2386 #define TRANS_VSYNC_START_SHIFT 0
2388 #define TRANSA_DATA_M1 0xe0030
2389 #define TRANSA_DATA_N1 0xe0034
2390 #define TRANSA_DATA_M2 0xe0038
2391 #define TRANSA_DATA_N2 0xe003c
2392 #define TRANSA_DP_LINK_M1 0xe0040
2393 #define TRANSA_DP_LINK_N1 0xe0044
2394 #define TRANSA_DP_LINK_M2 0xe0048
2395 #define TRANSA_DP_LINK_N2 0xe004c
2397 #define TRANS_HTOTAL_B 0xe1000
2398 #define TRANS_HBLANK_B 0xe1004
2399 #define TRANS_HSYNC_B 0xe1008
2400 #define TRANS_VTOTAL_B 0xe100c
2401 #define TRANS_VBLANK_B 0xe1010
2402 #define TRANS_VSYNC_B 0xe1014
2404 #define TRANSB_DATA_M1 0xe1030
2405 #define TRANSB_DATA_N1 0xe1034
2406 #define TRANSB_DATA_M2 0xe1038
2407 #define TRANSB_DATA_N2 0xe103c
2408 #define TRANSB_DP_LINK_M1 0xe1040
2409 #define TRANSB_DP_LINK_N1 0xe1044
2410 #define TRANSB_DP_LINK_M2 0xe1048
2411 #define TRANSB_DP_LINK_N2 0xe104c
2413 #define TRANSACONF 0xf0008
2414 #define TRANSBCONF 0xf1008
2415 #define TRANS_DISABLE (0<<31)
2416 #define TRANS_ENABLE (1<<31)
2417 #define TRANS_STATE_MASK (1<<30)
2418 #define TRANS_STATE_DISABLE (0<<30)
2419 #define TRANS_STATE_ENABLE (1<<30)
2420 #define TRANS_FSYNC_DELAY_HB1 (0<<27)
2421 #define TRANS_FSYNC_DELAY_HB2 (1<<27)
2422 #define TRANS_FSYNC_DELAY_HB3 (2<<27)
2423 #define TRANS_FSYNC_DELAY_HB4 (3<<27)
2424 #define TRANS_DP_AUDIO_ONLY (1<<26)
2425 #define TRANS_DP_VIDEO_AUDIO (0<<26)
2426 #define TRANS_PROGRESSIVE (0<<21)
2427 #define TRANS_8BPC (0<<5)
2428 #define TRANS_10BPC (1<<5)
2429 #define TRANS_6BPC (2<<5)
2430 #define TRANS_12BPC (3<<5)
2432 #define FDI_RXA_CHICKEN 0xc200c
2433 #define FDI_RXB_CHICKEN 0xc2010
2434 #define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1)
2437 #define FDI_TXA_CTL 0x60100
2438 #define FDI_TXB_CTL 0x61100
2439 #define FDI_TX_DISABLE (0<<31)
2440 #define FDI_TX_ENABLE (1<<31)
2441 #define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
2442 #define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
2443 #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
2444 #define FDI_LINK_TRAIN_NONE (3<<28)
2445 #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
2446 #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
2447 #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
2448 #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
2449 #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
2450 #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
2451 #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
2452 #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
2453 #define FDI_DP_PORT_WIDTH_X1 (0<<19)
2454 #define FDI_DP_PORT_WIDTH_X2 (1<<19)
2455 #define FDI_DP_PORT_WIDTH_X3 (2<<19)
2456 #define FDI_DP_PORT_WIDTH_X4 (3<<19)
2457 #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
2458 /* Ironlake: hardwired to 1 */
2459 #define FDI_TX_PLL_ENABLE (1<<14)
2460 /* both Tx and Rx */
2461 #define FDI_SCRAMBLING_ENABLE (0<<7)
2462 #define FDI_SCRAMBLING_DISABLE (1<<7)
2464 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
2465 #define FDI_RXA_CTL 0xf000c
2466 #define FDI_RXB_CTL 0xf100c
2467 #define FDI_RX_ENABLE (1<<31)
2468 #define FDI_RX_DISABLE (0<<31)
2469 /* train, dp width same as FDI_TX */
2470 #define FDI_DP_PORT_WIDTH_X8 (7<<19)
2471 #define FDI_8BPC (0<<16)
2472 #define FDI_10BPC (1<<16)
2473 #define FDI_6BPC (2<<16)
2474 #define FDI_12BPC (3<<16)
2475 #define FDI_LINK_REVERSE_OVERWRITE (1<<15)
2476 #define FDI_DMI_LINK_REVERSE_MASK (1<<14)
2477 #define FDI_RX_PLL_ENABLE (1<<13)
2478 #define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
2479 #define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
2480 #define FDI_FS_ERR_REPORT_ENABLE (1<<9)
2481 #define FDI_FE_ERR_REPORT_ENABLE (1<<8)
2482 #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
2483 #define FDI_SEL_RAWCLK (0<<4)
2484 #define FDI_SEL_PCDCLK (1<<4)
2486 #define FDI_RXA_MISC 0xf0010
2487 #define FDI_RXB_MISC 0xf1010
2488 #define FDI_RXA_TUSIZE1 0xf0030
2489 #define FDI_RXA_TUSIZE2 0xf0038
2490 #define FDI_RXB_TUSIZE1 0xf1030
2491 #define FDI_RXB_TUSIZE2 0xf1038
2493 /* FDI_RX interrupt register format */
2494 #define FDI_RX_INTER_LANE_ALIGN (1<<10)
2495 #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
2496 #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
2497 #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
2498 #define FDI_RX_FS_CODE_ERR (1<<6)
2499 #define FDI_RX_FE_CODE_ERR (1<<5)
2500 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
2501 #define FDI_RX_HDCP_LINK_FAIL (1<<3)
2502 #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
2503 #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
2504 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
2506 #define FDI_RXA_IIR 0xf0014
2507 #define FDI_RXA_IMR 0xf0018
2508 #define FDI_RXB_IIR 0xf1014
2509 #define FDI_RXB_IMR 0xf1018
2511 #define FDI_PLL_CTL_1 0xfe000
2512 #define FDI_PLL_CTL_2 0xfe004
2515 #define PCH_ADPA 0xe1100
2516 #define ADPA_TRANS_SELECT_MASK (1<<30)
2517 #define ADPA_TRANS_A_SELECT 0
2518 #define ADPA_TRANS_B_SELECT (1<<30)
2519 #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2520 #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2521 #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2522 #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2523 #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2524 #define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2525 #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2526 #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2527 #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2528 #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2529 #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2530 #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2531 #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2532 #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2533 #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2534 #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2535 #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2536 #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2537 #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2540 #define HDMIB 0xe1140
2541 #define PORT_ENABLE (1 << 31)
2542 #define TRANSCODER_A (0)
2543 #define TRANSCODER_B (1 << 30)
2544 #define COLOR_FORMAT_8bpc (0)
2545 #define COLOR_FORMAT_12bpc (3 << 26)
2546 #define SDVOB_HOTPLUG_ENABLE (1 << 23)
2547 #define SDVO_ENCODING (0)
2548 #define TMDS_ENCODING (2 << 10)
2549 #define NULL_PACKET_VSYNC_ENABLE (1 << 9)
2550 #define SDVOB_BORDER_ENABLE (1 << 7)
2551 #define AUDIO_ENABLE (1 << 6)
2552 #define VSYNC_ACTIVE_HIGH (1 << 4)
2553 #define HSYNC_ACTIVE_HIGH (1 << 3)
2554 #define PORT_DETECTED (1 << 2)
2556 #define HDMIC 0xe1150
2557 #define HDMID 0xe1160
2559 #define PCH_LVDS 0xe1180
2560 #define LVDS_DETECTED (1 << 1)
2562 #define BLC_PWM_CPU_CTL2 0x48250
2563 #define PWM_ENABLE (1 << 31)
2564 #define PWM_PIPE_A (0 << 29)
2565 #define PWM_PIPE_B (1 << 29)
2566 #define BLC_PWM_CPU_CTL 0x48254
2568 #define BLC_PWM_PCH_CTL1 0xc8250
2569 #define PWM_PCH_ENABLE (1 << 31)
2570 #define PWM_POLARITY_ACTIVE_LOW (1 << 29)
2571 #define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
2572 #define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
2573 #define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
2575 #define BLC_PWM_PCH_CTL2 0xc8254
2577 #define PCH_PP_STATUS 0xc7200
2578 #define PCH_PP_CONTROL 0xc7204
2579 #define EDP_FORCE_VDD (1 << 3)
2580 #define EDP_BLC_ENABLE (1 << 2)
2581 #define PANEL_POWER_RESET (1 << 1)
2582 #define PANEL_POWER_OFF (0 << 0)
2583 #define PANEL_POWER_ON (1 << 0)
2584 #define PCH_PP_ON_DELAYS 0xc7208
2585 #define EDP_PANEL (1 << 30)
2586 #define PCH_PP_OFF_DELAYS 0xc720c
2587 #define PCH_PP_DIVISOR 0xc7210
2589 #define PCH_DP_B 0xe4100
2590 #define PCH_DPB_AUX_CH_CTL 0xe4110
2591 #define PCH_DPB_AUX_CH_DATA1 0xe4114
2592 #define PCH_DPB_AUX_CH_DATA2 0xe4118
2593 #define PCH_DPB_AUX_CH_DATA3 0xe411c
2594 #define PCH_DPB_AUX_CH_DATA4 0xe4120
2595 #define PCH_DPB_AUX_CH_DATA5 0xe4124
2597 #define PCH_DP_C 0xe4200
2598 #define PCH_DPC_AUX_CH_CTL 0xe4210
2599 #define PCH_DPC_AUX_CH_DATA1 0xe4214
2600 #define PCH_DPC_AUX_CH_DATA2 0xe4218
2601 #define PCH_DPC_AUX_CH_DATA3 0xe421c
2602 #define PCH_DPC_AUX_CH_DATA4 0xe4220
2603 #define PCH_DPC_AUX_CH_DATA5 0xe4224
2605 #define PCH_DP_D 0xe4300
2606 #define PCH_DPD_AUX_CH_CTL 0xe4310
2607 #define PCH_DPD_AUX_CH_DATA1 0xe4314
2608 #define PCH_DPD_AUX_CH_DATA2 0xe4318
2609 #define PCH_DPD_AUX_CH_DATA3 0xe431c
2610 #define PCH_DPD_AUX_CH_DATA4 0xe4320
2611 #define PCH_DPD_AUX_CH_DATA5 0xe4324
2613 #endif /* _I915_REG_H_ */