genirq: Convert irq_desc.lock to raw_spinlock
[safe/jmp/linux-2.6] / arch / x86 / kernel / apic / numaq_32.c
1 /*
2  * Written by: Patricia Gaughen, IBM Corporation
3  *
4  * Copyright (C) 2002, IBM Corp.
5  * Copyright (C) 2009, Red Hat, Inc., Ingo Molnar
6  *
7  * All rights reserved.
8  *
9  * This program is free software; you can redistribute it and/or modify
10  * it under the terms of the GNU General Public License as published by
11  * the Free Software Foundation; either version 2 of the License, or
12  * (at your option) any later version.
13  *
14  * This program is distributed in the hope that it will be useful, but
15  * WITHOUT ANY WARRANTY; without even the implied warranty of
16  * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
17  * NON INFRINGEMENT.  See the GNU General Public License for more
18  * details.
19  *
20  * You should have received a copy of the GNU General Public License
21  * along with this program; if not, write to the Free Software
22  * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23  *
24  * Send feedback to <gone@us.ibm.com>
25  */
26 #include <linux/nodemask.h>
27 #include <linux/topology.h>
28 #include <linux/bootmem.h>
29 #include <linux/threads.h>
30 #include <linux/cpumask.h>
31 #include <linux/kernel.h>
32 #include <linux/mmzone.h>
33 #include <linux/module.h>
34 #include <linux/string.h>
35 #include <linux/init.h>
36 #include <linux/numa.h>
37 #include <linux/smp.h>
38 #include <linux/io.h>
39 #include <linux/mm.h>
40
41 #include <asm/processor.h>
42 #include <asm/fixmap.h>
43 #include <asm/mpspec.h>
44 #include <asm/numaq.h>
45 #include <asm/setup.h>
46 #include <asm/apic.h>
47 #include <asm/e820.h>
48 #include <asm/ipi.h>
49
50 #define MB_TO_PAGES(addr)               ((addr) << (20 - PAGE_SHIFT))
51
52 int found_numaq;
53
54 /*
55  * Have to match translation table entries to main table entries by counter
56  * hence the mpc_record variable .... can't see a less disgusting way of
57  * doing this ....
58  */
59 struct mpc_trans {
60         unsigned char                   mpc_type;
61         unsigned char                   trans_len;
62         unsigned char                   trans_type;
63         unsigned char                   trans_quad;
64         unsigned char                   trans_global;
65         unsigned char                   trans_local;
66         unsigned short                  trans_reserved;
67 };
68
69 static int                              mpc_record;
70
71 static struct mpc_trans                 *translation_table[MAX_MPC_ENTRY];
72
73 int                                     mp_bus_id_to_node[MAX_MP_BUSSES];
74 int                                     mp_bus_id_to_local[MAX_MP_BUSSES];
75 int                                     quad_local_to_mp_bus_id[NR_CPUS/4][4];
76
77
78 static inline void numaq_register_node(int node, struct sys_cfg_data *scd)
79 {
80         struct eachquadmem *eq = scd->eq + node;
81
82         node_set_online(node);
83
84         /* Convert to pages */
85         node_start_pfn[node] =
86                  MB_TO_PAGES(eq->hi_shrd_mem_start - eq->priv_mem_size);
87
88         node_end_pfn[node] =
89                  MB_TO_PAGES(eq->hi_shrd_mem_start + eq->hi_shrd_mem_size);
90
91         e820_register_active_regions(node, node_start_pfn[node],
92                                                 node_end_pfn[node]);
93
94         memory_present(node, node_start_pfn[node], node_end_pfn[node]);
95
96         node_remap_size[node] = node_memmap_size_bytes(node,
97                                         node_start_pfn[node],
98                                         node_end_pfn[node]);
99 }
100
101 /*
102  * Function: smp_dump_qct()
103  *
104  * Description: gets memory layout from the quad config table.  This
105  * function also updates node_online_map with the nodes (quads) present.
106  */
107 static void __init smp_dump_qct(void)
108 {
109         struct sys_cfg_data *scd;
110         int node;
111
112         scd = (void *)__va(SYS_CFG_DATA_PRIV_ADDR);
113
114         nodes_clear(node_online_map);
115         for_each_node(node) {
116                 if (scd->quads_present31_0 & (1 << node))
117                         numaq_register_node(node, scd);
118         }
119 }
120
121 void __cpuinit numaq_tsc_disable(void)
122 {
123         if (!found_numaq)
124                 return;
125
126         if (num_online_nodes() > 1) {
127                 printk(KERN_DEBUG "NUMAQ: disabling TSC\n");
128                 setup_clear_cpu_cap(X86_FEATURE_TSC);
129         }
130 }
131
132 static void __init numaq_tsc_init(void)
133 {
134         numaq_tsc_disable();
135 }
136
137 static inline int generate_logical_apicid(int quad, int phys_apicid)
138 {
139         return (quad << 4) + (phys_apicid ? phys_apicid << 1 : 1);
140 }
141
142 /* x86_quirks member */
143 static int mpc_apic_id(struct mpc_cpu *m)
144 {
145         int quad = translation_table[mpc_record]->trans_quad;
146         int logical_apicid = generate_logical_apicid(quad, m->apicid);
147
148         printk(KERN_DEBUG
149                 "Processor #%d %u:%u APIC version %d (quad %d, apic %d)\n",
150                  m->apicid, (m->cpufeature & CPU_FAMILY_MASK) >> 8,
151                 (m->cpufeature & CPU_MODEL_MASK) >> 4,
152                  m->apicver, quad, logical_apicid);
153
154         return logical_apicid;
155 }
156
157 /* x86_quirks member */
158 static void mpc_oem_bus_info(struct mpc_bus *m, char *name)
159 {
160         int quad = translation_table[mpc_record]->trans_quad;
161         int local = translation_table[mpc_record]->trans_local;
162
163         mp_bus_id_to_node[m->busid] = quad;
164         mp_bus_id_to_local[m->busid] = local;
165
166         printk(KERN_INFO "Bus #%d is %s (node %d)\n", m->busid, name, quad);
167 }
168
169 /* x86_quirks member */
170 static void mpc_oem_pci_bus(struct mpc_bus *m)
171 {
172         int quad = translation_table[mpc_record]->trans_quad;
173         int local = translation_table[mpc_record]->trans_local;
174
175         quad_local_to_mp_bus_id[quad][local] = m->busid;
176 }
177
178 /*
179  * Called from mpparse code.
180  * mode = 0: prescan
181  * mode = 1: one mpc entry scanned
182  */
183 static void numaq_mpc_record(unsigned int mode)
184 {
185         if (!mode)
186                 mpc_record = 0;
187         else
188                 mpc_record++;
189 }
190
191 static void __init MP_translation_info(struct mpc_trans *m)
192 {
193         printk(KERN_INFO
194             "Translation: record %d, type %d, quad %d, global %d, local %d\n",
195                mpc_record, m->trans_type, m->trans_quad, m->trans_global,
196                m->trans_local);
197
198         if (mpc_record >= MAX_MPC_ENTRY)
199                 printk(KERN_ERR "MAX_MPC_ENTRY exceeded!\n");
200         else
201                 translation_table[mpc_record] = m; /* stash this for later */
202
203         if (m->trans_quad < MAX_NUMNODES && !node_online(m->trans_quad))
204                 node_set_online(m->trans_quad);
205 }
206
207 static int __init mpf_checksum(unsigned char *mp, int len)
208 {
209         int sum = 0;
210
211         while (len--)
212                 sum += *mp++;
213
214         return sum & 0xFF;
215 }
216
217 /*
218  * Read/parse the MPC oem tables
219  */
220 static void __init smp_read_mpc_oem(struct mpc_table *mpc)
221 {
222         struct mpc_oemtable *oemtable = (void *)(long)mpc->oemptr;
223         int count = sizeof(*oemtable);  /* the header size */
224         unsigned char *oemptr = ((unsigned char *)oemtable) + count;
225
226         mpc_record = 0;
227         printk(KERN_INFO
228                 "Found an OEM MPC table at %8p - parsing it ... \n", oemtable);
229
230         if (memcmp(oemtable->signature, MPC_OEM_SIGNATURE, 4)) {
231                 printk(KERN_WARNING
232                        "SMP mpc oemtable: bad signature [%c%c%c%c]!\n",
233                        oemtable->signature[0], oemtable->signature[1],
234                        oemtable->signature[2], oemtable->signature[3]);
235                 return;
236         }
237
238         if (mpf_checksum((unsigned char *)oemtable, oemtable->length)) {
239                 printk(KERN_WARNING "SMP oem mptable: checksum error!\n");
240                 return;
241         }
242
243         while (count < oemtable->length) {
244                 switch (*oemptr) {
245                 case MP_TRANSLATION:
246                         {
247                                 struct mpc_trans *m = (void *)oemptr;
248
249                                 MP_translation_info(m);
250                                 oemptr += sizeof(*m);
251                                 count += sizeof(*m);
252                                 ++mpc_record;
253                                 break;
254                         }
255                 default:
256                         printk(KERN_WARNING
257                                "Unrecognised OEM table entry type! - %d\n",
258                                (int)*oemptr);
259                         return;
260                 }
261         }
262 }
263
264 static __init void early_check_numaq(void)
265 {
266         /*
267          * get boot-time SMP configuration:
268          */
269         if (smp_found_config)
270                 early_get_smp_config();
271
272         if (found_numaq) {
273                 x86_init.mpparse.mpc_record = numaq_mpc_record;
274                 x86_init.mpparse.setup_ioapic_ids = x86_init_noop;
275                 x86_init.mpparse.mpc_apic_id = mpc_apic_id;
276                 x86_init.mpparse.smp_read_mpc_oem = smp_read_mpc_oem;
277                 x86_init.mpparse.mpc_oem_pci_bus = mpc_oem_pci_bus;
278                 x86_init.mpparse.mpc_oem_bus_info = mpc_oem_bus_info;
279                 x86_init.timers.tsc_pre_init = numaq_tsc_init;
280         }
281 }
282
283 int __init get_memcfg_numaq(void)
284 {
285         early_check_numaq();
286         if (!found_numaq)
287                 return 0;
288         smp_dump_qct();
289
290         return 1;
291 }
292
293 #define NUMAQ_APIC_DFR_VALUE    (APIC_DFR_CLUSTER)
294
295 static inline unsigned int numaq_get_apic_id(unsigned long x)
296 {
297         return (x >> 24) & 0x0F;
298 }
299
300 static inline void numaq_send_IPI_mask(const struct cpumask *mask, int vector)
301 {
302         default_send_IPI_mask_sequence_logical(mask, vector);
303 }
304
305 static inline void numaq_send_IPI_allbutself(int vector)
306 {
307         default_send_IPI_mask_allbutself_logical(cpu_online_mask, vector);
308 }
309
310 static inline void numaq_send_IPI_all(int vector)
311 {
312         numaq_send_IPI_mask(cpu_online_mask, vector);
313 }
314
315 #define NUMAQ_TRAMPOLINE_PHYS_LOW       (0x8)
316 #define NUMAQ_TRAMPOLINE_PHYS_HIGH      (0xa)
317
318 /*
319  * Because we use NMIs rather than the INIT-STARTUP sequence to
320  * bootstrap the CPUs, the APIC may be in a weird state. Kick it:
321  */
322 static inline void numaq_smp_callin_clear_local_apic(void)
323 {
324         clear_local_APIC();
325 }
326
327 static inline const struct cpumask *numaq_target_cpus(void)
328 {
329         return cpu_all_mask;
330 }
331
332 static unsigned long numaq_check_apicid_used(physid_mask_t *map, int apicid)
333 {
334         return physid_isset(apicid, *map);
335 }
336
337 static inline unsigned long numaq_check_apicid_present(int bit)
338 {
339         return physid_isset(bit, phys_cpu_present_map);
340 }
341
342 static inline int numaq_apic_id_registered(void)
343 {
344         return 1;
345 }
346
347 static inline void numaq_init_apic_ldr(void)
348 {
349         /* Already done in NUMA-Q firmware */
350 }
351
352 static inline void numaq_setup_apic_routing(void)
353 {
354         printk(KERN_INFO
355                 "Enabling APIC mode:  NUMA-Q.  Using %d I/O APICs\n",
356                 nr_ioapics);
357 }
358
359 /*
360  * Skip adding the timer int on secondary nodes, which causes
361  * a small but painful rift in the time-space continuum.
362  */
363 static inline int numaq_multi_timer_check(int apic, int irq)
364 {
365         return apic != 0 && irq == 0;
366 }
367
368 static inline void numaq_ioapic_phys_id_map(physid_mask_t *phys_map, physid_mask_t *retmap)
369 {
370         /* We don't have a good way to do this yet - hack */
371         return physids_promote(0xFUL, retmap);
372 }
373
374 static inline int numaq_cpu_to_logical_apicid(int cpu)
375 {
376         if (cpu >= nr_cpu_ids)
377                 return BAD_APICID;
378         return cpu_2_logical_apicid[cpu];
379 }
380
381 /*
382  * Supporting over 60 cpus on NUMA-Q requires a locality-dependent
383  * cpu to APIC ID relation to properly interact with the intelligent
384  * mode of the cluster controller.
385  */
386 static inline int numaq_cpu_present_to_apicid(int mps_cpu)
387 {
388         if (mps_cpu < 60)
389                 return ((mps_cpu >> 2) << 4) | (1 << (mps_cpu & 0x3));
390         else
391                 return BAD_APICID;
392 }
393
394 static inline int numaq_apicid_to_node(int logical_apicid)
395 {
396         return logical_apicid >> 4;
397 }
398
399 static void numaq_apicid_to_cpu_present(int logical_apicid, physid_mask_t *retmap)
400 {
401         int node = numaq_apicid_to_node(logical_apicid);
402         int cpu = __ffs(logical_apicid & 0xf);
403
404         physid_set_mask_of_physid(cpu + 4*node, retmap);
405 }
406
407 /* Where the IO area was mapped on multiquad, always 0 otherwise */
408 void *xquad_portio;
409
410 static inline int numaq_check_phys_apicid_present(int phys_apicid)
411 {
412         return 1;
413 }
414
415 /*
416  * We use physical apicids here, not logical, so just return the default
417  * physical broadcast to stop people from breaking us
418  */
419 static unsigned int numaq_cpu_mask_to_apicid(const struct cpumask *cpumask)
420 {
421         return 0x0F;
422 }
423
424 static inline unsigned int
425 numaq_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
426                              const struct cpumask *andmask)
427 {
428         return 0x0F;
429 }
430
431 /* No NUMA-Q box has a HT CPU, but it can't hurt to use the default code. */
432 static inline int numaq_phys_pkg_id(int cpuid_apic, int index_msb)
433 {
434         return cpuid_apic >> index_msb;
435 }
436
437 static int
438 numaq_mps_oem_check(struct mpc_table *mpc, char *oem, char *productid)
439 {
440         if (strncmp(oem, "IBM NUMA", 8))
441                 printk(KERN_ERR "Warning! Not a NUMA-Q system!\n");
442         else
443                 found_numaq = 1;
444
445         return found_numaq;
446 }
447
448 static int probe_numaq(void)
449 {
450         /* already know from get_memcfg_numaq() */
451         return found_numaq;
452 }
453
454 static void numaq_vector_allocation_domain(int cpu, struct cpumask *retmask)
455 {
456         /* Careful. Some cpus do not strictly honor the set of cpus
457          * specified in the interrupt destination when using lowest
458          * priority interrupt delivery mode.
459          *
460          * In particular there was a hyperthreading cpu observed to
461          * deliver interrupts to the wrong hyperthread when only one
462          * hyperthread was specified in the interrupt desitination.
463          */
464         cpumask_clear(retmask);
465         cpumask_bits(retmask)[0] = APIC_ALL_CPUS;
466 }
467
468 static void numaq_setup_portio_remap(void)
469 {
470         int num_quads = num_online_nodes();
471
472         if (num_quads <= 1)
473                 return;
474
475         printk(KERN_INFO
476                 "Remapping cross-quad port I/O for %d quads\n", num_quads);
477
478         xquad_portio = ioremap(XQUAD_PORTIO_BASE, num_quads*XQUAD_PORTIO_QUAD);
479
480         printk(KERN_INFO
481                 "xquad_portio vaddr 0x%08lx, len %08lx\n",
482                 (u_long) xquad_portio, (u_long) num_quads*XQUAD_PORTIO_QUAD);
483 }
484
485 /* Use __refdata to keep false positive warning calm.   */
486 struct apic __refdata apic_numaq = {
487
488         .name                           = "NUMAQ",
489         .probe                          = probe_numaq,
490         .acpi_madt_oem_check            = NULL,
491         .apic_id_registered             = numaq_apic_id_registered,
492
493         .irq_delivery_mode              = dest_LowestPrio,
494         /* physical delivery on LOCAL quad: */
495         .irq_dest_mode                  = 0,
496
497         .target_cpus                    = numaq_target_cpus,
498         .disable_esr                    = 1,
499         .dest_logical                   = APIC_DEST_LOGICAL,
500         .check_apicid_used              = numaq_check_apicid_used,
501         .check_apicid_present           = numaq_check_apicid_present,
502
503         .vector_allocation_domain       = numaq_vector_allocation_domain,
504         .init_apic_ldr                  = numaq_init_apic_ldr,
505
506         .ioapic_phys_id_map             = numaq_ioapic_phys_id_map,
507         .setup_apic_routing             = numaq_setup_apic_routing,
508         .multi_timer_check              = numaq_multi_timer_check,
509         .apicid_to_node                 = numaq_apicid_to_node,
510         .cpu_to_logical_apicid          = numaq_cpu_to_logical_apicid,
511         .cpu_present_to_apicid          = numaq_cpu_present_to_apicid,
512         .apicid_to_cpu_present          = numaq_apicid_to_cpu_present,
513         .setup_portio_remap             = numaq_setup_portio_remap,
514         .check_phys_apicid_present      = numaq_check_phys_apicid_present,
515         .enable_apic_mode               = NULL,
516         .phys_pkg_id                    = numaq_phys_pkg_id,
517         .mps_oem_check                  = numaq_mps_oem_check,
518
519         .get_apic_id                    = numaq_get_apic_id,
520         .set_apic_id                    = NULL,
521         .apic_id_mask                   = 0x0F << 24,
522
523         .cpu_mask_to_apicid             = numaq_cpu_mask_to_apicid,
524         .cpu_mask_to_apicid_and         = numaq_cpu_mask_to_apicid_and,
525
526         .send_IPI_mask                  = numaq_send_IPI_mask,
527         .send_IPI_mask_allbutself       = NULL,
528         .send_IPI_allbutself            = numaq_send_IPI_allbutself,
529         .send_IPI_all                   = numaq_send_IPI_all,
530         .send_IPI_self                  = default_send_IPI_self,
531
532         .wakeup_secondary_cpu           = wakeup_secondary_cpu_via_nmi,
533         .trampoline_phys_low            = NUMAQ_TRAMPOLINE_PHYS_LOW,
534         .trampoline_phys_high           = NUMAQ_TRAMPOLINE_PHYS_HIGH,
535
536         /* We don't do anything here because we use NMI's to boot instead */
537         .wait_for_init_deassert         = NULL,
538
539         .smp_callin_clear_local_apic    = numaq_smp_callin_clear_local_apic,
540         .inquire_remote_apic            = NULL,
541
542         .read                           = native_apic_mem_read,
543         .write                          = native_apic_mem_write,
544         .icr_read                       = native_apic_icr_read,
545         .icr_write                      = native_apic_icr_write,
546         .wait_icr_idle                  = native_apic_wait_icr_idle,
547         .safe_wait_icr_idle             = native_safe_apic_wait_icr_idle,
548 };